TMP92CF30
2009-06-12
92CF30-145
Port V register
7
6
5
4
3
2
1
0
bit Symbol
PV7
PV6
Read/Write R/W
PV
(00A8H)
System
Reset State
Data from external port
(Output latch register is
cleared to “0”)
Port V control register
7 6 5 4 3 2 1 0
bit
Symbol
PV7C
PV6C
Read/Write
System
Reset State
0 0
PVCR
(00AAH)
Function
0: Input 1: Output
Port V function register
7
6
5
4
3
2
1
0
bit Symbol
PV7F
PV6F
Read/Write W
System
Reset State
0 0
PVFC
(00ABH)
Function
Refer to following table
Port V function register 2
7 6 5 4 3 2 1 0
bit
Symbol
PV7F2
PV6F2
Read/Write W
System
Reset State
0
0
PVFC2
(00A9H)
Function
0: CMOS
1: Open
-drain
0: CMOS
1: Open
-drain
Port V drive register
7 6 5 4 3 2 1 0
bit Symbol
PV7D PV6D
Read/Write
R/W
System
Reset State
1 1
PVDR
(009DH)
Function
Input/Output buffer
drive register for
standby mode
Note: A read-modify-write operation cannot be performed for the registers PVCR, PVFC and PVFC2.
Figure 3.7.55 Register for Port V
<PV6C>
<PV6F>
0 1
0
Input port
Output port
1 Reserved
SDA
I/O
PV6 setting
PV7 setting
<PV7C>
<PV7F>
0 1
0
Input port
Output port
1 Reserved
SCL
I/O
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...