TMP92CF30
2009-06-12
92CF30-120
Port G register
7 6 5 4 3 2 1 0
Bit
Symbol
PG5 PG4 PG3 PG2 PG1 PG0
Read/Write
R
System
Reset State
Data from external port
PG
(0040H)
Hot Reset
State
−
Note: The input channel selection of the AD converter and the permission of for ADTRG input are set by AD
converter mode register ADMOD1.
Port G Function register
7 6 5 4 3 2 1 0
Bit
Symbol
PG3F
Read/Write
W
System
Reset State
0
Hot Reset
State
−
PGFC
(0043H)
Function
0: Input port
or AN3
1:
ADTRG
Port G driver register
7 6 5 4 3 2 1 0
Bit Symbol
PG3D
PG2D
Read/Write
R/W
System
Reset State
1
1
Hot Reset
State
−
−
PGDR
(0090H)
Function
Input/Output buffer
drive register for
standby mode
Note : A read-modify-write operation cannot be performed for the registers PGFC.
Figure 3.7.30 Register for Port G
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...