TMP92CF30
2009-06-12
92CF30-552
(1) Read cycle (0 waits)
Note1: The phase relation between X1 input signal and the other signals is undefined.
Note2: The above timing chart show an example of basic bus timing. The
CSn
, R/
W ,
RD
,
WRxx
,
SRxxB
,
SRWR
pins timing can be adjusted by memory controller timing adjust function.
t
OSC
SDCLK
WAIT
A0 to A23
D0 to D31
SRxxB
X1
CSn
RD
SRWR
t
CL
t
CYC
t
CH
t
TK
t
KT
t
AD
t
RR
t
RD
t
RRH
t
AR
t
RK
t
SBA
Data input
t
HA
t
HR
R/
W
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...