TMP92CF30
2009-06-12
92CF30-271
3.13.3 SFR
TMRB0 RUN Register
7 6 5 4 3 2 1 0
Bit symbol
TB0RDE
−
I2TB0
TB0PRUN
TB0RUN
Read/Write
R/W
R/W
R/W
R/W R/W
Reset
State
0 0 0 0 0
TMRB0
prescaler
Up
counter
(UC10)
TB0RUN
(1180H)
Function Double
buffer
0: disable
1: enable
Always write
“0”
In
IDLE2
mode
0: Stop
1: Operate
0: Stop and clear
1: Run (Count up)
Note: 1, 4 and 5 of TB0RUN are read as “1” values.
TMRB1 RUN Register
7 6 5 4 3 2 1 0
Bit symbol
TB1RDE
−
I2TB1
TB1PRUN
TB1RUN
Read/Write
R/W
R/W
R/W
R/W R/W
Reset
State
0 0 0 0 0
TMRB1
prescaler
Up
counter
(UC12)
TB1RUN
(1190H)
Function Double
buffer
0: disable
1: enable
Always write
“0”
In
IDLE2
mode
0: Stop
1: Operate
0: Stop and clear
1: Run (Count up)
Note: 1, 4 and 5 of TB1RUN are read as “1” values.
Figure 3.13.3 Register for TMRB
Count operation
0
Stop and clear
<TB0PRUN>, <TB0RUN>
1 Count
up
Count operation
0
Stop and clear
<TB1PRUN>, <TB1RUN>
1 Count
up
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...