TMP92CF30
2009-06-12
92CF30-643
(20) I
2
S
Symbol Name
Address
15
14
13
12
11
10
9
8
7
6
5
4 3 2 1
0
B015 B014 B013 B012
B011
B010
B009
B008
B007
B006
B005
B004 B003 B002 B001
B000
W
Undefined
Transmission buffer register (FIFO)
31
30 29 28
27
26
25
24
23
22
21
20 19 18 17
16
B031 B030 B09 B028
B027
B026
B025
B024
B023
B022
B021
B020 B019 B018 B017
B016
W
Undefined
I2S0BUF
I
2
S
Transmi-
ssion
Buffer
Register0
1800H
(Prohibit
RMW)
Transmission buffer register (FIFO)
TXE0 *CNTE0
DIR0 BIT0 DTFMT01
DTFMT00
SYSCKE0
R/W
R/W
0 0 0 0 0 0 0
Output format
1808H Transmit
0: Stop
1: Start
Counter
control
0: Clear
1: Start
Transmi-
ssion start
BIT
0:MSB
1:LSB
Bit length
0: 8 bits
1:16 bits
00: I
2
S
01: Left
10: Right
11:Reserved
System
clock
0:Disable
1:Enable
CLKS0
FSEL0
TEMP0
WLVL0
EDGE0
CLKE0
R/W R/W R
R/W
0 0 1 0 0 0
I2S0CTL
I
2
S
Control
Register0
1809H
Source
clock
0: f
SYS
1: f
PLL
Stereo
/monaural
0: Stereo
1: Monaural
Condition of
transmission
FIFO
0: data
1: None
data
WS level
0:low left
1:high left
Clock
edge for
data
output
0: Falling
1: Rising
Clock
enable
(After trans-
mission)
0:Operate
1:Stop
CK07 CK06 CK05 CK04 CK03 CK02 CK01 CK00
R/W
0 0 0 0 0 0 0 0
180AH
Divider value for CK signal (8-bit counter)
WS05 WS04 WS03 WS02 WS01 WS00
R/W
0 0 0 0 0 0
I2S0C
I
2
S0
Divider
Value
Setting
Register
180BH
Divider value for WS signal (6-bit counter)
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...