TMP92CF30
2009-06-12
92CF30-123
Port J register
7 6 5 4 3 2 1 0
bit Symbol
PJ7
PJ6
PJ5 PJ4 PJ3 PJ2 PJ1 PJ0
Read/Write R/W
PJ
(004CH)
System
Reset State
1
Data from external port
(Output latch register is
set to “1”)
1 1 1 1 1
Port J control register
7 6 5 4 3 2 1 0
bit Symbol
PJ6C
PJ5C
Read/Write
W
System
Reset State
0 0
PJCR
(004EH)
Function
0: Input, 1: Output
Port J function register
7 6 5 4 3 2 1 0
bit Symbol
PJ7F PJ6F PJ5F PJ4F PJ3F PJ2F PJ1F PJ0F
Read/Write
W
System
Reset State
0 0 0 0 0 0 0 0
PJFC
(004FH)
Function 0:
Port
1: SDCKE
Refer to following table
0: Port
1:
SDLUDQM
0: Port
1:
SDLLDQM
0: Port
1:
SDWE
,
SRWR
0: Port
1:
SDCAS
,
SRLUB
0: Port
1:
SDRAS
,
SRLLB
Port J drive register
7 6 5 4 3 2 1 0
bit Symbol
PJ7D
PJ6D
PJ5D
PJ4D PJ3D PJ2D PJ1D PJ0D
Read/Write R/W
System
Reset State
1 1 1 1 1 1 1 1
PJDR
(0093H)
Function
Input/Output buffer drive register for standby mode
Note: A read-modify-write operation cannot be performed for the registers PJCR and PJFC.
Figure 3.7.33 Register for Port J
<PJ5C>
<PJ5F>
0 1
0 Input
port
Output port
1
SRULB
output
NDALE output
<PJ6C>
<PJ6F>
0 1
0 Input
port
Output port
1
SRUUB
output
NDCLE output
PJ5 setting
PJ6 setting
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...