TMP92CF30
2009-06-12
92CF30-264
3.13.1 Block diagram
Figure 3.13.1 Block diagram of TMRB0
Internal data bus
Slelector
16-bit comparato
r
(CP10)
TB0MOD<TB0CLK1:0>
φ
T1
φ
T4
φ
T16
Ti
mer
flip-
flop
control
TB0FF
0
TB0O
UT0
Match
detection
16-bit timer regis
ter
TB0R
G0H/L
Register buffer
1
0
TA1O
UT
TB1MO
D
<TB0CPM1:0>
16-bit time register
TB0R
G1H/L
TB0MO
D
<TB0CP0I>
16-bit comparato
r
(CP11)
Capture,
external interrupt
input control
TB0RUN<
TB0R
UN>
Caputure registe
r
1
TB0CP1H/L
Capture register 0
TB0CP0H/L
Run/
clea
r
Internal data bus
Match detection
16-bit up counter
(UC10
)
Count
clock
(from TMRA01
)
Pr
escaler
clock
φ
T0
TMR
32
16
8
4
2
φ
T1
φ
T4
φ
T16
TB0RUN
<TB0PRUN>
Internal data bus
TB0MOD<TB0CLE>
Intenal data bus
Ti
me
r
flip-
flop
Ti
mer fl
ip
-fl
op
output
Interrup
t output
register 0
INTTB00
register 1
INTTB01
TB0RUN
<TB0RDE>
External INT
in
put
INT6
TB0IN0
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...