TMP92CF30
2009-06-12
92CF30-12
3.
Operation
This section describes the basic components, functions and operation of the TMP92CF30.
3.1
CPU
The TMP92CF30 contains an advanced high-speed 32-bit CPU (TLCS-900/H1 CPU)
3.1.1
CPU Outline
The TLCS-900/H1 CPU is a high-speed, high-performance CPU based on the
TLCS-900/L1 CPU. The TLCS-900/H1 CPU has an expanded 32-bit internal data bus to
process Instructions more quickly.
The following is an outline of the CPU:
Table 3.1.1Outline of TMP92CF30
Parameter TMP92CF30
Width of CPU Address Bus
24-bit
Width of CPU Data Bus
32-bit
Internal Operating Frequency
Max 80 MHz
Minimum Bus Cycle
1-clock access (12.5ns at 80 MHz)
Internal RAM
32-bit 2-1-1-1 clock access
8-bit,
2-clock access
INTC,SDRAMC,
MEMC,TSI,PORT
16-bit,
2-clock access
MMU,USB,
NDFC,SPIC,DMAC
32-bit,
2-clock access
I
2
S
32-bit,
1-clock access
MAC
Internal I/O
8-bit,
5 to 6-clock access
TMRA,TMRB,
SIO,RTC,
MLD/ALM, SBI
CGEAR,ADC,WDT
External memory
(SRAM, MASKROM etc.)
8/16-bit 2-clock access
(waits can be inserted)
External memory
(SDRAM)
16-bit 1-clock access
External memory
(NAND FLASH)
8/16-bit 2-clock access
(waits can be inserted)
Minimum Instruction
Execution Cycle
1-clock (12.5ns at 80 MHz)
Conditional Jump
2-clock (25.0ns at 80 MHz)
Instruction Queue Buffer
12-byte
Instruction Set
Compatible with TLCS-900/L1
(LDX instruction is deleted)
Micro DMA
8-channel
Hardware DMA
6-channel
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...