TMP92CF30
2009-06-12
92CF30-239
Figure 3.12.3 TMRA45 Block Diagram
φ
T1
φ
T16
φ
T256
8-bit comparato
r
(CP5)
8-bit comparato
r
(CP4)
8-bit up counter
(UC4)
2
n
Ov
er
flow
8-bit
up comparato
r
(UC5)
Match
detect
Match detect
8-bit timer
register
TA5REG
φ
T1
φ
T4
φ
T16
512
256
128
64
32
16
8
4
2
φ
T1
φ
T4
φ
T16
φ
T256
Run/clea
r
Pr
escale
r
TA45MOD
<TA4CLK1:0>
Pr
escale
r
clock
φ
T0
TMR
TA45RUN<
TA4
RUN>
Selecto
r
8-bit timer regist
er
TA4REG
TA45MOD
<PWM41:40>
TA45MOD
<TA45M1:0>
TMRA4
Interrup
t output:
INTTA4
TMRA4
Interrup
t output:
TA4TR
G
TA45MOD
<TA5CLK1:0>
TA45RUN<
TA5
RUN>
TMRA5
Interrup
t output:
INTTA5
Internal data bus
TA45RUN
<TA4RDE>
TA45RUN
<TA45PRUN>
Selecto
r
Internal data bus
T
A
4T
R
G
Register
buffer 4
Low-
frequency
clock (
fs)
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...