TMP92CF30
2009-06-12
92CF30-473
3.18.1 Block Diagram
Figure 3.18.1 I
2
S Block Diagram
f
SYS
I2SCKO
Stop
I2S0CTL
<TXE0,CLKE0>
I2S0CKO
I2SWS
Control
I2S0CTL
<TXE0>
I2S0WS
64-byte FIFO0
(2 bytes
×
32)
0 1
31
Data Selector
Interrupt
Control
Read Pointer
FIFO Control
I2SBUF0
INTI2S0
32bit
I2S0CTL
<DTFMT01:00
DIR0, BIT0, WLVL0>
Internal Dat
a
B
u
s
Write Pointer
Counter
Stop
I2S0CTL
<CNTE0>
I2S0C
<WS05:00>
6-bit
Counter
Clock Generator
64-byte FIFO1
(2 bytes
×
32)
0 1
31
f
PLL
Request Signal Output to ADC
(Supported in channel 0 only)
I2S0CTL
<CLKS0>
I2S0C
<CK07:00>
8-bit
Counter
I2SCKO
Invert
I2S0CTL
<EDGE0>
I2S0DO
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...