TMP92CF30
2009-06-12
92CF30-347
7 6 5 4 3 2 1 0
bit Symbol
EP1_FULL_A EP1_Empty_A
EP1_FULL_B
EP1_Empty_B
EP2_FULL_A
EP2_Empty_A EP2_FULL_B EP2_Empty_B
Read/Write
R/W R/W R/W R/W R/W R/W R/W R/W
Reset State
0 0 0 0 0 0 0 0
USBINTFR2
(07F1H)
Prohibit to
read
-modify
-write
Function
When read 0: Not generate interrupt
1: Generate interrupt
When write 0: Clear flag
1:
−
Note: The above interrupt can release Halt state from IDLE2 mode. (IDLE1 and STOP mode cannot be released.)
7 6 5 4 3 2 1 0
bit Symbol
EP3_FULL_A EP3_Empty_A EP3_FULL_B
EP3_Empty_B
Read/Write
R/W R/W R/W R/W
Reset State
0 0 0 0
USBINTFR3
(07F2H)
Prohibit to
read
-modify
-write
Function
When read
0: Not generate interrupt
1:
Generate
interrupt
When write
0: Clear flag
1:
−
Note: The above interrupt can release Halt state from IDLE2 mode. (IDLE1 and STOP mode cannot be released.)
•
EPx_FULL_A/B:
(When transmitting)
This is set to “1” when CPU full write data to FIFO_A/B.
(When receiving)
This is set to “1” when UDC full receive data to FIFO_A/B.
•
EPx_Empty_A/B:
(When transmitting)
This is set to “1” when FIFO become empty after transmission.
(When receiving)
This is set to “1” when FIFO becomes empty after CPU reads all data from FIFO.
Note: The EPx_FULL_A/B and EPx_Empty_A/B flags are not status flags. Therefore, check DATASET register to
determine if the FIFO-status is needed.
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...