TMP92CF30
2009-06-12
92CF30-31
7 6 5 4 3 2 1 0
bit symbol
FCSEL
LUPFG
Read/Write
R/W
R
Reset State
0
0
PLLCR0
(10E8H)
Function
Select
fc-clock
0: f
OSCH
1: f
PLL
Lock-up
timer
Status flag
0: not end
1: end
Note: Ensure that the logic of PLLCR0<LUPFG> is different from 900/L1’s DFM.
7 6 5 4 3 2 1 0
bit symbol
PLL0
PLL1
LUPSEL
PLLTIMES
Read/Write
R/W
R/W
Reset State
0
0
0 0
PLLCR1
(10E9H)
Function PLL0
for
CPU
0: Off
1: On
PLL1 for
USB
0: Off
1: On
Select
stage of
Lock up
counter
0: 12 stage
(for PLL0)
1:13 stage
(for PLL1)
Select
the
number of
PLL
0:
×
12
1:
×
16
Figure 3.4.5 SFR for PLL
7 6 5 4 3 2 1 0
bit symbol
Px7D Px6D Px5D Px4D Px3D Px2D Px1D Px0D
Read/Write
R/W
System
Reset State
1 1 1 1 1 1 1 1
Hot Reset
State
−
−
−
−
−
−
−
−
PxDR
(xxxxH)
Function
Output/Input buffer drive-register for standby-mode
(Purpose and using)
•
This register is used to set each pin-status at stand-by mode.
•
All ports have registers of the format shown above. (“x” indicates the port name.)
•
For each register, refer to 3.7 Function of Ports.
•
Before “HALT” instruction is executed, set each register pin-status. They will be
effective after the CPU has executes the “HALT” instruction.
•
This is the case regardless of stand-by modes (IDLE2, IDLE1 or STOP).
The Output/Input buffer control table is shown below.
OE
PxnD
Output buffer
Input buffer
0 0
OFF
OFF
0 1
OFF
ON
1 0
OFF
OFF
1 1
ON
OFF
Note1: OE denotes an output enable signal before stand-by mode. Basically, PxCR is used as OE.
Note2: “n” in PxnD denotes the bit number of PORTx.
Figure 3.4.6 SFR for Drive register
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...