TMP92CF30
2009-06-12
92CF30-132
Port N register
7 6 5 4 3 2 1 0
bit
Symbol PN7 PN6 PN5 PN4 PN3 PN2 PN1 PN0
Read/Write R/W
PN
(005CH)
System
Reset State
Data from external port (Output latch register is set to “1”)
Port N control register
7 6 5 4 3 2 1 0
bit Symbol
PN7C
PN6C
PN5C
PN4C PN3C PN2C PN1C PN0C
Read/Write W
System
Reset State
0 0 0 0 0 0 0 0
PNCR
(005EH)
Function
0: Input 1: Output
Port N function register
7 6 5 4 3 2 1 0
bit Symbol
PN7F
PN6F
PN5F
PN4F PN3F PN2F PN1F PN0F
Read/Write W
System
Reset State
0 0 0 0 0 0 0 0
PNFC
(005FH)
Function
0: CMOS output 1: Open-drain output
Port N drive register
7 6 5 4 3 2 1 0
bit Symbol
PN7D
PN6D
PN5D
PN4D PN3D PN2D PN1D PN0D
Read/Write R/W
System
Reset State
1 1 1 1 1 1 1 1
PNDR
(0097H)
Function
Input/Output buffer drive register for standby mode
Note : A read-modify-write operation cannot be performed for the registers PNCR and PNFC.
Figure 3.7.43 Register for Port N
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...