TMP92CF30
2009-06-12
92CF30-505
(10)
PAGE register (for PAGE0/1)
7 6 5 4 3 2 1 0
Bit symbol
INTENA
ADJUST
ENATMR
ENAALM PAGE
Read/Write
R/W
W
R/W
R/W
PAGER
(1327H)
Reset State
0
Undefined
Undefined
Undefined
A Read-
modify- write
operation
cannot be
performed
Function
Interrupt
0: Disable
1: Enable
“0” is read.
0: Don’t
care
1: Adjust
Clock
0: Disable
1: Enable
ALARM
0: Disable
1: Enable
“0” is read. PAGE
selection
Note: Please keep the setting order below of <ENATMR>, <ENAAML> and <INTENA>. Set difference time for
Clock/Alarm setting and interrupt setting.
Example: Clock setting/Alarm setting
ld
(pager), 0ch
:
Clock, Alarm enable
ld
(pager), 8ch
:
Interrupt enable
0 Select
Page0
PAGE
1 Select
Page1
0 Don’t
care
ADJUST
1
Adjust sec. counter.
When this bit is set to “1” the sec. counter
becomes to “0” when the value of the sec.
counter is 0-29. When the value of the sec.
counter is 30-59, the min. counter is carried and
sec. counter becomes "0". Output Adjust signal
during 1 cycle of f
SYS
. After being adjusted
once, Adjust is released automatically.
(PAGE0 only)
(11) Reset register (for PAGE0/1)
7 6 5 4 3 2 1 0
Bit symbol
DIS1HZ DIS16HZ RSTTMR
RSTALM
−
−
−
−
RESTR
(1328H)
Read/Write
W
Reset State
Undefined
A Read-
modify-
write
operation
cannot be
performed
Function
1Hz
0: Enable
1: Disable
16Hz
0: Enable
1: Disable
1:Clock
reset
1:Alarm
reset
Always write “0”
0 Unused
RSTALM
1
Reset alarm register
0 Unused
RSTTMR
1 Reset
Counter
<DIS1HZ> <DIS16HZ>
PAGER<ENAALM>
Interrupt
source
signal
1 1 1 Alarm
0 1 0
1Hz
1 0 0 16Hz
Others Output
“0”
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...