Chrom-Art Accelerator™ controller (DMA2D)
RM0090
372/1731
DocID018909 Rev 11
0x0040
DMA2D_OOR
Reserved
LO[13:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x0044
DMA2D_NLR
Res
PL[13:0]
NL[15:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x0048
DMA2D_LWR
Reserved
LW[15:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x004C
DMA2D_AMTCR
Reserved
DT[7:0]
Reserved
EN
Reset value
0 0 0 0 0 0 0 0
0
0x0050-
Ox03FF
-
Reserved
0x0400-
0x07FF
DMA2D_FGCLUT
APLHA[7:0][255:0]
RED[7:0][255:0]
GREEN[7:0][255:0]
BLUE[7:0][255:0]
Reset value
X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X
0x0800-
0x0BFF
DMA2D_BGCLUT
APLHA[7:0][255:0]
RED[7:0][255:0]
GREEN[7:0][255:0]
BLUE[7:0][255:0]
Reset value
X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X
Table 60. DMA2D register map and reset values (continued)
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0