DocID018909 Rev 11
875/1731
RM0090
Serial peripheral interface (SPI)
918
SPI TI protocol in master mode
In master mode, the SPI interface is compatible with the TI protocol. The FRF bit of the
SPI_CR2 register can be used to configure the master SPI serial communications to be
compliant with this protocol.
The clock polarity and phase are forced to conform to the TI protocol requirements whatever
the values set in the SPI_CR1 register. NSS management is also specific to the TI protocol
which makes the configuration of NSS management through the SPI_CR1 and SPI_CR2
registers (SSM, SSI, SSOE) transparent for the user.
Figure 251: TI mode - master mode, single transfer
and
Figure 252: TI mode - master mode,
) show the SPI master communication waveforms when the TI mode is
selected in master mode.
Figure 251. TI mode - master mode, single transfer
Figure 252. TI mode - master mode, continuous transfer
AI
-3").
-/3)
INPUT
.33
OUTPUT
3#+
OUTPUT
TRIGGER
EDGE
SAMPLING
EDGE
TRIGGER
EDGE
SAMPLING
EDGE
TRIGGER
EDGE
SAMPLING
EDGE
$/.4#!2%
,3").
$/.4#!2%
-)3/
OUTPUT
OR
-3"/54
,3"/54
AI
-3"/54
-/3)
OUTPUT
.33
OUTPUT
3#+
OUTPUT
TRIGGER
SAMPLING TRIGGER
SAMPLING
TRIGGER
SAMPLING
$/.4#!2%
,3"/54
$/.4#!2%
-)3/
INTPUT
OR
-3").
,3").
-3"/54
,3"/54
-3").
,3").
&2!-%
&2!-%