![STMicroelectronics STM32F405 Скачать руководство пользователя страница 289](http://html1.mh-extra.com/html/stmicroelectronics/stm32f405/stm32f405_reference-manual_1381062289.webp)
DocID018909 Rev 11
289/1731
RM0090
General-purpose I/Os (GPIO)
290
0x04
GPIOx_
OTYPER
(where x =
A..I/J/K)
Reserved
OT
15
OT
14
OT
13
OT
12
OT
11
OT
10
OT9
OT8
OT7
OT6
OT5
OT4
OT3
OT2
OT1
OT0
Reset value
0 0
0 0
0 0
0 0 0 0 0 0 0 0 0 0
0x08
GPIOx_
OSPEEDR
(where x =
A..I/J/K except
B)
O
S
PE
E
D
R
1
5[
1:
0
]
O
S
PE
E
D
R
1
4[
1:
0
]
O
S
PE
E
D
R
1
3[
1:
0
]
O
S
PE
E
D
R
1
2[
1:
0
]
O
SPE
EDR1
1[
1:0
]
O
S
PE
E
D
R
1
0[
1:
0
]
OS
P
E
E
DR9
[1
:0
]
OS
P
E
E
DR8
[1
:0
]
OS
P
E
E
DR7
[1
:0
]
OS
P
E
E
DR6
[1
:0
]
OS
P
E
E
DR5
[1
:0
]
OS
P
E
E
DR4
[1
:0
]
OS
P
E
E
DR3
[1
:0
]
OS
P
E
E
DR2
[1
:0
]
OS
P
E
E
DR1
[1
:0
]
OS
P
E
E
DR0
[1
:0
]
Reset value
0
0
0
0
0
0
0
0
0
0 0
0 0
0 0
0
0 0
0 0
0 0
0 0 0 0 0 0 0 0 0 0
0x08
GPIOB_
OSPEEDR
O
SPE
EDR15[
1:
0]
O
SPE
EDR14[
1:
0]
O
SPE
EDR13[
1:
0]
O
SPE
EDR12[
1:
0]
O
SPEE
DR1
1[
1:
0]
O
SPE
EDR10[
1:
0]
OS
PEE
DR9[1
:0]
OS
PEE
DR8[1
:0]
OS
PEE
DR7[1
:0]
OS
PEE
DR6[1
:0]
OS
PEE
DR5[1
:0]
OS
PEE
DR4[1
:0]
OS
PEE
DR3[1
:0]
OS
PEE
DR2[1
:0]
OS
PEE
DR1[1
:0]
OS
PEE
DR0[1
:0]
Reset value
0
0
0
0
0
0
0
0
0
0 0
0 0
0 0
0
0 0
0 0
0 0
0 0 1 1 0 0 0 0 0 0
0x0C
GPIOA_PUPDR
P
U
P
D
R
1
5[
1:
0
]
P
U
P
D
R
1
4[
1:
0
]
P
U
P
D
R
1
3[
1:
0
]
P
U
P
D
R
1
2[
1:
0
]
PUPDR1
1[
1:0
]
P
U
P
D
R
1
0[
1:
0
]
P
U
P
DR9
[1
:0
]
P
U
P
DR8
[1
:0
]
P
U
P
DR7
[1
:0
]
P
U
P
DR6
[1
:0
]
P
U
P
DR5
[1
:0
]
P
U
P
DR4
[1
:0
]
P
U
P
DR3
[1
:0
]
P
U
P
DR2
[1
:0
]
P
U
P
DR1
[1
:0
]
P
U
P
DR0
[1
:0
]
Reset value
0
1
1
0
0
1
0
0
0
0 0
0 0
0 0
0
0 0
0 0
0 0
0 0 0 0 0 0 0 0 0 0
0x0C
GPIOB_PUPDR
PUPDR1
5[1
:0]
PUPDR1
4[1
:0]
PUPDR1
3[1
:0]
PUPDR1
2[1
:0]
PUPDR1
1[
1:
0]
PUPDR1
0[1
:0]
P
U
P
DR9
[1
:0
]
P
U
P
DR8
[1
:0
]
P
U
P
DR7
[1
:0
]
P
U
P
DR6
[1
:0
]
P
U
P
DR5
[1
:0
]
P
U
P
DR4
[1
:0
]
P
U
P
DR3
[1
:0
]
P
U
P
DR2
[1
:0
]
P
U
P
DR1
[1
:0
]
P
U
P
DR0
[1
:0
]
Reset value
0
0
0
0
0
0
0
0
0
0 0
0 0
0 0
0
0 0
0 0
0 0
0 1 0 0 0 0 0 0 0 0
0x0C
GPIOx_PUPDR
(where x =
C..
I
/J/K)
PUP
D
R1
5[1
:0]
PUP
D
R1
4[1
:0]
PUP
D
R1
3[1
:0]
PUP
D
R1
2[1
:0]
PUPDR1
1[
1:
0]
PUP
D
R1
0[1
:0]
P
U
P
DR9
[1
:0
]
P
U
P
DR8
[1
:0
]
P
U
P
DR7
[1
:0
]
P
U
P
DR6
[1
:0
]
P
U
P
DR5
[1
:0
]
P
U
P
DR4
[1
:0
]
P
U
P
DR3
[1
:0
]
P
U
P
DR2
[1
:0
]
P
U
P
DR1
[1
:0
]
P
U
P
DR0
[1
:0
]
Reset value
0
0
0
0
0
0
0
0
0
0 0
0 0
0 0
0
0 0
0 0
0 0
0 0 0 0 0 0 0 0 0 0
0x10
GPIOx_IDR
(where x =
A..I/J/K)
Reserved
IDR15
IDR14
IDR13
IDR12
IDR1
1
IDR10
IDR9
IDR8
IDR7
IDR6
IDR5
IDR4
IDR3
IDR2
IDR1
IDR0
Reset value
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
0x14
GPIOx_ODR
(where x =
A..I/J/K)
Reserved
ODR
15
ODR
14
ODR
13
ODR
12
ODR1
1
ODR
10
ODR9
ODR8
ODR7
ODR6
ODR5
ODR4
ODR3
ODR2
ODR1
ODR0
Reset value
0 0
0 0
0 0
0 0 0 0 0 0 0 0 0 0
0x18
GPIOx_BSRR
(where x =
A..I/J/K)
BR1
5
BR1
4
BR1
3
BR1
2
BR1
1
BR1
0
BR9
BR8
BR7
BR6
BR5
BR4
BR3
BR2
BR1
BR0
BS
15
BS
14
BS
13
BS
12
BS1
1
BS
10
BS9
BS8
BS7
BS6
BS5
BS4
BS3
BS2
BS1
BS0
Reset value
0
0
0
0
0
0
0
0
0
0 0
0 0
0 0
0
0 0
0 0
0 0
0 0 0 0 0 0 0 0 0 0
0x1C
GPIOx_LCKR
(where x =
A..I/J/K)
Reserved
LC
KK
LCK
1
5
LCK
1
4
LCK
1
3
LCK
1
2
LCK1
1
LCK
1
0
LCK9
LCK8
LCK7
LCK6
LCK5
LCK4
LCK3
LCK2
LCK1
LCK0
Reset value
0
0 0
0 0
0 0
0 0 0 0 0 0 0 0 0 0
0x20
GPIOx_AFRL
(where x =
A..I/J/K)
AFRL7[3:0]
AFRL6[3:0]
AFRL5[3:0]
AFRL4[3:0]
AFRL3[3:0]
AFRL2[3:0]
AFRL1[3:0]
AFRL0[3:0]
Reset value
0
0
0
0
0
0
0
0
0
0 0
0 0
0 0
0
0 0
0 0
0 0
0 0 0 0 0 0 0 0 0 0
Table 39. GPIO register map and reset values (continued)
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0