Contents
RM0090
18/1731
DocID018909 Rev 11
TIM1&TIM8 slave mode control register (TIMx_SMCR) . . . . . . . . . . . 558
TIM1&TIM8 DMA/interrupt enable register (TIMx_DIER) . . . . . . . . . . 560
TIM1&TIM8 status register (TIMx_SR) . . . . . . . . . . . . . . . . . . . . . . . . 562
TIM1&TIM8 event generation register (TIMx_EGR) . . . . . . . . . . . . . . 563
TIM1&TIM8 capture/compare mode register 1 (TIMx_CCMR1) . . . . . 565
TIM1&TIM8 capture/compare mode register 2 (TIMx_CCMR2) . . . . . 568
TIM1&TIM8 capture/compare enable register (TIMx_CCER) . . . . . . . 569
17.4.10 TIM1&TIM8 counter (TIMx_CNT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 573
17.4.11 TIM1&TIM8 prescaler (TIMx_PSC) . . . . . . . . . . . . . . . . . . . . . . . . . . . 573
17.4.12 TIM1&TIM8 auto-reload register (TIMx_ARR) . . . . . . . . . . . . . . . . . . . 573
17.4.13 TIM1&TIM8 repetition counter register (TIMx_RCR) . . . . . . . . . . . . . . 574
17.4.14 TIM1&TIM8 capture/compare register 1 (TIMx_CCR1) . . . . . . . . . . . . 574
17.4.15 TIM1&TIM8 capture/compare register 2 (TIMx_CCR2) . . . . . . . . . . . . 575
17.4.16 TIM1&TIM8 capture/compare register 3 (TIMx_CCR3) . . . . . . . . . . . . 575
17.4.17 TIM1&TIM8 capture/compare register 4 (TIMx_CCR4) . . . . . . . . . . . . 576
17.4.18 TIM1&TIM8 break and dead-time register (TIMx_BDTR) . . . . . . . . . . 576
17.4.19 TIM1&TIM8 DMA control register (TIMx_DCR) . . . . . . . . . . . . . . . . . . 578
17.4.20 TIM1&TIM8 DMA address for full transfer (TIMx_DMAR) . . . . . . . . . . 579
General-purpose timers (TIM2 to TIM5) . . . . . . . . . . . . . . . . . . . . . . . . 582
TIM2 to TIM5 introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 582
TIM2 to TIM5 main features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 582
TIM2 to TIM5 functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 583
Capture/compare channels . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 596
Input capture mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 598
PWM input mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 599
Forced output mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 600
Output compare mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 601
18.3.11 Clearing the OCxREF signal on an external event . . . . . . . . . . . . . . . 606