12.2 Page 1 Registers
Table 12.67. Register 0x0102 Global Output Gating for all Clock Outputs
Reg Address
Bit Field
Type
Name
Description
0x0102
0
R/W
OUTALL_DISABLE_LOW
Enable/Disable All output drivers. If
the OEb pin is held high, then all
outputs will be disabled regardless
of this setting.
0: Disable All outputs (default)
1: Enable All outputs
Table 12.68. Register 0x0103 OUT0A Output Enable and R0A Divider Configuration
Reg Address
Bit Field
Type
Name
Description
0x0103
0
R/W
OUT0A_PDN
Powerdown output driver.
0: Normal Operation (default)
1: Powerdown output driver
When powered down, outputs pins
will be high impedance with a light
pull down effect.
0x0103
1
R/W
OUT0A_OE
Enable/Disable individual output.
0: Disable output (default)
1: Enable output
0x0103
2
R/W
OUT0A_RDIV_FORCE
Force R0A output divider divide-
by-2.
0: R0A_REG sets divide value (de-
fault)
1: Divide value forced to divide-by-2
0x0103
3
R/W
OUT0A_DIV2_BYP
Output divide-by-2 bypass
0: Use output divide-by-2 (default)
1: Disable output divide-by-2
Setting R0A_REG = 0 will not set the divide value to divide-by-2 automatically. OUT0A_RDIV_FORCE must be set to a value of 1 to
force R0A to divide-by-2. Note that the R0A_REG value will be ignored while OUT0A_RDIV_FORCE = 1. See R0A_REG registers,
0x0247-0x0249, for more information. Setting OUTx_DIV2_BYP = 1, the output clock duty cycle will be set by the N output divider
value.
Si5386 Rev. E Reference Manual • Register Map
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
91
Rev. 1.2 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • December 9, 2021
91