12.9 Page B Registers
Table 12.180. Register 0x0A4C N0 IODELAY STEP
Reg Address
Bit Field
Type
Name
Description
0x0A4C
7:0
R/W
N0_IODE-
LAY_STEP[7:0]
Static Delay control Step Size, see
section
for additional information.
N0_IODELAY_STEP and COUNT in combination with N0_DELAY sets the Static Delay of the N0 divider. ClockBuilder Pro calculates
the correct value for this register and the Count and Inc/DEC parameters. A Soft Reset of the device, SOFT_RST (0x001C[0] = 1) is
required to latch in the new delay value. These values are calculated by ClockBuilder Pro.
The time delay from Nx_IODELAY is:
t
DLY
= Nx_IODELAY_STEP*Nx_IODELAY_COUNT*67.8 ps
Table 12.181. 0x0A4D-0x0A4E Static N0 IODELAY COUNT
Reg Address
Bit Field
Type
Name
Description
0x0A4D
7:0
R/W
N0_IODELAY_COUNT Lower Byte of IO DELAY COUNT
0x0A4E
15:8
R/W
N0_IODELAY_COUNT Upper Byte of IO DELAY COUNT
Table 12.182. 0x0A4F Static N0 IODELAY Increment and Decrement
Reg Address
Bit Field
Type
Name
Description
0x0A4F
0
R/W
N0_IODE-
LAY_INC_EN
Upon power up or hard reset, the
IODELAY will increment or decre-
ment depending upon which bit is
set.
0x0A4F
1
R/W
N0_IODE-
LAY_DEC_EN
The following tables for N1 static IODELAY adjust work the same as N0 static IODELAY adjust.
Table 12.183. 0x0A50 Static N1 IODELAY STEP
Reg Address
Bit Field
Type
Name
Description
0x0A50
7:0
R/W
N1_IODE-
LAY_STEP[7:0]
Static Delay control Step Size, see
section
for additional information.
Table 12.184. 0x0A51-0x0A52 Static N1 IODELAY COUNT
Reg Address
Bit Field
Type
Name
Description
0x0A51
7:0
R/W
N1_IODelay_COUNT Lower Byte of IO DELAY COUNT
0x0A52
15:8
R/W
N1_IODelay_COUNT Upper Byte of IO DELAY COUNT
Si5386 Rev. E Reference Manual • Register Map
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
124
Rev. 1.2 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • December 9, 2021
124