Table 12.112. Register 0x035F-0x0360 N3 Delay Control
Reg Address
Bit Field
Type
Name
Description
0x0360
15:8
R/W
N3_Delay[15:8]
Static Delay control, 2’s comple-
ment number, see section
tional information.
0x035F
7:0
R/W
N3_Delay[7:0]
N3_DELAY behaves in the same manner as N0_DELAY.
Table 12.113. Register 0x0360-0x0361 N4 Delay Control
Reg Address
Bit Field
Type
Name
Description
0x0361
15:8
R/W
N4_Delay[15:8]
Static Delay control, 2’s comple-
ment number, see section
tional information.
0x0360
7:0
R/W
N4_Delay[7:0]
N4_DELAY behaves in the same manner as N0_DELAY.
12.5 Page 4 Registers
Table 12.114. Register 0x0487 Zero Delay Mode Setup
Reg Address
Bit Field
Type
Name
Description
0x0487
0
R/W
ZDM_EN
Enable ZDM Operation.
0: Disable Zero Delay Mode (default)
1: Enable Zero Delay Mode
0x0487
2:1
R/W
ZDM_IN_SEL
ZDM Manual Input Source Select
when both ZDM_EN = 1 and
IN_SEL_REGCTRL (0x052A[0]) = 1.
0: IN0 (default)
1: IN1
2: IN2
3: Reserved (IN3 already used by ZDM)
To enable ZDM, set ZDM_EN = 1. In ZDM, the input clock source must be selected manually by using either the ZDM_IN_SEL register
bits or the IN_SEL1 and IN_SEL0 device input pins. IN_SEL_REGCTRL determines the choice of register or pin control to select the
desired input clock. When register control is selected in ZDM, the ZDM_IN_SEL control bits determine the input to be used and the
non-ZDM IN_SEL bits will be ignored. Note that in ZDM, the DSPLL does not use either Hitless switching or Automatic input source
switching.
Si5386 Rev. E Reference Manual • Register Map
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
106
Rev. 1.2 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • December 9, 2021
106