Table 12.22. Register 0x001E Sync, Power Down and Hard Reset
Reg Address
Bit Field
Type
Name
Description
0x001E
0
R/W
PDN
Place the device into a low current
Powerdown state. Note that the se-
rial interface and registers remain
active in this state.
0: Normal Operation (default)
1: Powerdown Device
0x001E
1
S
HARD_RST
Perform Hard Reset with NVM
read.
0: Normal Operation
1: Hard Reset the device
0x001E
2
S
SYNC
Resets all R dividers. Logically
equivalent to asserting the SYNCb
pin.
0: Normal Operation
1: Reset R Dividers
Table 12.23. Register 0x0022 Output Enable Group Controls
Reg Address
Bit Field
Type
Name
Description
0x0022
0
R/W
OE_REG_SEL
Selects between Pin and Register
control for output disable.
0: OEb Pin disable (default)
1: OE Register disable
0x0022
1
R/W
OE_REG_DIS
When OE_REG_SEL = 1:
0: Disable selected outputs
1: Enable selected outputs
By default ClockBuilder Pro sets the OEb pin controlling all outputs. OUTALL_DISABLE_LOW (0x0102[0]) must be high (enabled) to
allow the OEb pin to enable outputs. Note that the OE_REG_DIS bit (active high) has inverted logic sense from the OEb pin (active
low). See
4.7.5 Output Driver Disable Source Summary
Table 12.24. Register 0x002B SPI 3 vs 4 Wire
Reg Address
Bit Field
Type
Name
Description
0x002B
3
R/W
SPI_3WIRE
Selects operating mode for SPI in-
terface:
0: 4-wire SPI
1: 3-wire SPI
This bit is ignored for I
2
C bus operation, when I2C_SEL is high.
Si5386 Rev. E Reference Manual • Register Map
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
81
Rev. 1.2 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • December 9, 2021
81