4.7.2 Synchronous Output Enable/Disable Feature
Each of the output drivers has individually selectable synchronous or asynchronous enable/disable behavior. Output drivers with
Synchronous enable/disable will wait until a clock period has completed before changing the enable state. This prevents unwanted
shortened “runt” pulses from occurring. Output drivers with Asynchronous enable/disable will change the enable state immediately,
without waiting for the entire clock period to complete. This selection affects both manual as well as automatic output enables and
disables.
Table 4.14. Synchronous Enable/Disable Control Registers
Register Name
Hex Address
[Bit Field]
Function
OUT0A_SYNC_EN
0x0104[3]
Synchronous output Enable/Disable selec-
tion.
0: Asynchronous Enable/Disable (default)
1: Synchronous Enable/Disable
OUT0_SYNC_EN
0x0109[3]
OUT1_ SYNC_EN
0x010E[3]
OUT2_ SYNC_EN
0x0113[3]
OUT3_ SYNC_EN
0x0118[3]
OUT4_ SYNC_EN
0x011D[3]
OUT5_ SYNC_EN
0x0122[3]
OUT6_ SYNC_EN
0x0127[3]
OUT7_ SYNC_EN
0x012C[3]
OUT8_ SYNC_EN
0x0131[3]
OUT9_ SYNC_EN
0x0136[3]
OUT9A_SYNC_EN
0x013B[3]
4.7.3 Automatic Output Disable During LOL
By default, a DSPLL that is out of lock will generate an output clock. There is an option to disable the outputs when the DSPLL is out of
lock (LOL). This option can be useful to force a downstream PLL into Holdover.
Si5386 Rev. E Reference Manual • Output Clocks
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
48
Rev. 1.2 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • December 9, 2021
48