Si5345-44-42-D-RM
Si5344
Rev. 1.0
151
The P1, P2 and P3 divider numerator and denominator follow the same format as P0 described above.
ClockBuilder Pro calculates the correct values for the P-dividers.
This set of registers configure the P-dividers which are located at the four input clocks seen in Figure 2, “Si5342
DSPLL and Multisynth System Flow Diagram,” on page 11. ClockBuilder Pro calculates the correct values for the
P-dividers.
The Px_Update bit must be asserted to update the P-Divider. The update bits are provided so that all of the divider
bits can be changed at the same time. First, write all of the new values to the divider, then set the update bit.
Register 0x020E-0x0211 P0 Divider Denominator
Reg Address
Bit Field
Type
Name
Description
0x020E
7:0
R/W
P0_DEN
32-bit Integer Number
0x020F
15:8
R/W
P0_DEN
0x0210
23:16
R/W
P0_DEN
0x0211
31:24
R/W
P0_DEN
Table 52. Registers that Follow the P0_NUM and P0_DEN
Register Address
Description
Size
Same as Address
0x0212-0x0217
P1 Divider Numerator
48-bit Integer Number
0x0208-0x020D
0x0218-0x021B
P1 Divider Denominator
32-bit Integer Number
0x020E-0x0211
0x021C-0x0221
P2 Divider Numerator
48-bit Integer Number
0x0208-0x020D
0x0222-0x0225
P2 Divider Denominator
32-bit Integer Number
0x020E-0x0211
0x0226-0x022B
P3 Divider Numerator
48-bit Integer Number
0x0208-0x020D
0x022C-0x022F
P3 Divider Denominator
32-bit Integer Number
0x020E-0x0211
Register 0x0230 Px_UPDATE
Reg Address
Bit Field
Type
Name
Description
0x0230
0
S, R/W
P0_UPDATE
0 - No update for P-divider value
1 - Update P-divider value
0x0230
1
S, R/W
P1_UPDATE
0x0230
2
S, R/W
P2_UPDATE
0x0230
3
S, R/W
P3_UPDATE