Si5345-44-42-D-RM
Si5342
Rev. 1.0
183
ClockBuilder Pro calculates the correct LOS register clear threshold value for Input 3, given a particular frequency
plan.
Input 0 corresponds to OOF_EN [0], FAST_OOF_EN [4]
Input 1 corresponds to OOF_EN [1], FAST_OOF_EN [5]
Input 2 corresponds to OOF_EN [2], FAST_OOF_EN [6]
Input 3 corresponds to OOF_EN [3], FAST_OOF_EN [7]
Register 0x003F OOF Enable
Reg Address
Bit Field
Type
Name
Description
0x003F
3:0
R/W
OOF_EN
1 to enable, 0 to disable
0x003F
7:4
R/W
FAST_OOF_EN
1 to enable, 0 to disable
Register 0x0040 OOF Reference Select
Reg Address
Bit Field
Type
Name
Description
0x0040
2:0
R/W
OOF_REF_SEL
0 for CLKIN0
1 for CLKIN1
2 for CLKIN2
3 for CLKIN3
4 for XAXB
Register 0x0041-0x0045 OOF Divider Select
Reg Address
Bit Field
Type
Name
Description
0x0041
4:0
R/W
OOF0_DIV_SEL
Sets a divider for the OOF circuitry for
each input clock 0,1,2,3. The divider value
is 2
OOFx_DIV_SEL
. CBPro sets these divid-
ers.
0x0042
4:0
R/W
OOF1_DIV_SEL
0x0043
4:0
R/W
OOF2_DIV_SEL
0x0044
4:0
R/W
OOF3_DIV_SEL
0x0045
4:0
R/W
OOFXO_DIV_SEL