Si5345-44-42-D-RM
128
Rev. 1.0
Si5345
14.3.9. Page B Registers Si5345
Register 0x0B44 Output Multisynth Clock to Output Driver
Reg Address
Bit Field
Type
Name
Description
0x0B44
3:0
R/W
PDIV_FRACN_CLK_DIS Disable digital clocks to input P (IN0–3)
fractional dividers.
0x0B44
5
R/W
FRACN_CLK_DIS_PLL Disable digital clock to M fractional divider.
Register 0x0B46
Reg Address
Bit Field
Type
Name
Description
0x0B46
3:0
R/W
LOS_CLK_DIS
Set to 0 for normal operation.
Register 0x0B47
Reg Address
Bit Field
Type
Name
Description
0x0B47
4:0
R/W
OOF_CLK_DIS
Set to 0 for normal operation.
Register 0x0B48 OOF Divider Clock Disables
Reg Address
Bit Field
Type
Name
Description
0x0B48
4:0
R/W
OOF_DIV_CLK_DIS Set to 0 for normal operation.
Digital OOF divider clock user disable. Bits 3:0
are for IN3,2,1,0, Bit 4 is for OOF for the XAXB
input.
Register 0x0B4A Divider Clock Disables
Reg Address
Bit Field
Type
Name
Description
0x0B4A
4:0
R/W
N_CLK_DIS Disable digital clocks to N dividers. Must be set to 0 to
use each N divider. See also related registers 0x0A03
and 0x0A05.
Register 0x0B57-0x0B58 VCO Calcode
Reg Address
Bit Field
Type
Name
Description
0x0B57
7:0
R/W
VCO_RESET_CALCODE 12-bit value. Controls the VCO frequency
when a reset occurs.
0x0B58
11:8
R/W
VCO_RESET_CALCODE