Si5345-44-42-D-RM
Si5342
Rev. 1.0
179
These are the interrupt mask bits for the LOL and HOLD flags in register 0x0013. If a mask bit is set the alarm will
be blocked from causing an interrupt.
The interrupt mask for this bit flag bit corresponds to register 0x0014.
These bits are of type “S”, which is self-clearing.
Figure 57 shows the logic for the FINC, FDEC bits.
Figure 57. FINC, FDEC Logic Diagram
Register 0x001A INCAL Mask
Reg Address
Bit Field
Type
Name
Description
0x001A
5
R/W
CAL_INTR_MSK
1 to mask the DSPLL internal calibration
busy flag
Register 0x001C Soft Reset and Calibration
Reg Address
Bit Field
Type
Name
Description
0x001C
0
S
SOFT_RST_ALL
1 Initialize and calibrates the entire device
0 No effect
0x001C
2
SOFT_RST
0x001C
5
SOFTCAL
Register 0x001D FINC, FDEC
Reg Address
Bit Field
Type
Name
Description
0x001D
0
S
FINC
1 a rising edge will cause the selected MultiSynth to
increment the output frequency by the Nx_FSTEPW
parameter. See registers 0x0339-0x0353
0 No effect
0x001D
1
S
FDEC
1 a rising edge will cause the selected MultiSynth to
decrement the output frequency by the Nx_FSTEPW
parameter. See registers 0x0339-0x03530 No effect
FINC, 1Dh[0]
(self clear)
FDEC is the same as FINC
NxFINC
N_FSTEP_MSKx, 339h[4:0]
FINC pin,
pos edge trig