Si5345-44-42-D-RM
114
Rev. 1.0
Si5345
N1_DELAY behaves in the same manner as N0_DELAY
N2_DELAY behaves in the same manner as N0_DELAY
N3_DELAY behaves in the same manner as N0_DELAY
N4_DELAY behaves in the same manner as N0_DELAY.
Register 0x035B–0x035C Divider N1 Delay Control
Reg Address
Bit Field
Type
Name
Description
0x035B
7:0
R/W
N1_DELAY[7:0]
Lower byte of N1_DELAY[15:0]
0x035C
15:8
R/W
N1_DELAY[15:8]
Upper byte of N1_DELAY[15:0]
Register 0x035D–0x035E Divider N2 Delay Control
Reg Address
Bit Field
Type
Name
Description
0x035D
7:0
R/W
N2_DELAY[7:0]
Lower byte of N2_DELAY[15:0]
0x035E
15:8
R/W
N2_DELAY[15:8]
Upper byte of N2_DELAY[15:0]
Register 0x035F–0x0360 Divider N3 Delay Control
Reg Address
Bit Field
Type
Name
Description
0x035F
7:0
R/W
N3_DELAY[7:0]
Lower byte of N3_DELAY[15:0]
0x0360
15:8
R/W
N3_DELAY[15:8]
Upper byte of N3_DELAY[15:0]
Register 0x0361–0x0362 Divider N4 Delay Control
Reg Address
Bit Field
Type
Name
Description
0x0361
7:0
R/W
N4_DELAY[7:0]
Lower byte of N4_DELAY[15:0]
0x0362
15:8
R/W
N4_DELAY[15:8]
Upper byte of N4_DELAY[15:0]