Si5345-44-42-D-RM
Si5344
Rev. 1.0
145
14.4.2. Page 1 Registers Si5344
See "6.2. Performance Guidelines for Outputs" on page 35.
Register 0x0102 Global OE Gating for all Clock Output Drivers
Reg Address
Bit Field
Type
Name
Description
0x0102
0
R/W
OUTALL_DISABLE_LOW
1 Pass through the output enables, 0
disables all output drivers
Register 0x0112 Clock Output Driver 0 and R-Divider 0 Configuration
Reg Address
Bit Field
Type
Name
Description
0x0112
0
R/W
OUT0_PDN
Output driver 0: 0 to power up the regula-
tor, 1 to power down the regulator. Clock
outputs will be weakly pulled-low.
0x0112
1
R/W
OUT0_OE
Output driver 0: 0 to disable the output, 1
to enable the output
0x0112
2
R/W
OUT0_RDIV_FORCE2
0 R0 divider value is set by R0_REG
1 R0 divider value is forced into divide by 2
Register 0x0113 Output 0 Format
Reg Address
Bit Field
Type
Name
Description
0x0113
2:0
R/W
OUT0_FORMAT
0 Reserved
1 swing mode (normal swing) differential
2 swing mode (high swing) differential
3 rail to rail swing mode differential
4 LVCMOS single ended
5–7 reserved
0x0113
3
R/W
OUT0_SYNC_EN
0 disable
1 enable
0x0113
5:4
R/W
OUT0_DIS_STATE
Determines the state of an output driver when
disabled, selectable as
00 Disable low
01 Disable high
10 Reserved
11 Reserved
0x0113
7:6
R/W
OUT0_CMOS_DRV
LVCMOS output impedance. Selectable as
CMOS1,CMOS2, CMOS3.