Si5345-44-42-D-RM
Si5344
Rev. 1.0
161
14.4.6. Page 5 Registers Si5344
This group of registers determine the loop bandwidth for the DSPLL. It is selectable as 0.1 Hz, 1 Hz, 4 Hz, 10 Hz,
40 Hz, 100 Hz, 400 Hz, 1 kHz, and 4 kHz. The loop BW values are calculated by ClockBuilder Pro and are written
into these registers. The BW_UPDATE_PLL bit (reg 0x0514[0]) must be set to cause the BWx_PLL parameters to
take effect.
The fast lock loop BW values are calculated by ClockBuilder Pro and used when fast lock is enabled.
Register 0x0502
Reg Address
Bit Field
Type
Name
Description
0x0502
4
R/W
ADD_DIV256
Register 0x0508-0x050D Loop Bandwidth
Reg Address
Bit Field
Type
Name
Description
0x0508
5:0
R/W
BW0_PLL
PLL bandwidth parameter
0x0509
5:0
R/W
BW1_PLL
PLL bandwidth parameter
0x050A
5:0
R/W
BW2_PLL
PLL bandwidth parameter
0x050B
5:0
R/W
BW3_PLL
PLL bandwidth parameter
0x050C
5:0
R/W
BW4_PLL
PLL bandwidth parameter
0x050D
5:0
R/W
BW5_PLL
PLL bandwidth parameter
Register 0x050E-0x0514 Fast Lock Loop Bandwidth
Reg Address
Bit Field
Type
Name
Description
0x050E
5:0
R/W
FASTLOCK_BW0_PLL
PLL fast bandwidth parameter
0x050F
5:0
R/W
FASTLOCK_BW1_PLL
PLL fast bandwidth parameter
0x0510
5:0
R/W
FASTLOCK_BW2_PLL
PLL fast bandwidth parameter
0x0511
5:0
R/W
FASTLOCK_BW3_PLL
PLL fast bandwidth parameter
0x0512
5:0
R/W
FASTLOCK_BW4_PLL
PLL fast bandwidth parameter
0x0513
5:0
R/W
FASTLOCK_BW5_PLL
PLL fast bandwidth parameter
0x0514
0
S
BW_UPDATE_PLL
Must be set to 1 to update the
BWx_PLL and FAST_BWx_PLL
parameters