Si5345-44-42-D-RM
166
Rev. 1.0
Si5344
This register is used to assign a priority to an input clock for automatic clock input switching. The available clock
with the lowest priority level will be selected. When input clocks are assigned the same priority, they will use the
following default priority list: 0, 1, 2, 3.
This register is used to assign a priority to an input clock for automatic clock input switching. The available clock
with the lowest priority level will be selected. When input clocks are assigned the same priority, they will use the
following priority list: 0, 1, 2, 3.
Register 0x0539 Clock Inputs 2 and 3 Priority
Reg Address
Bit Field
Type
Name
Description
0x0539
2:0
R/W
IN2_PRIORITY
The priority for clock input 2 is:
0 for clock input not selectable
1 for priority 1
2 for priority 2
3 for priority 3
4 for priority 4
5 to 7 are reserved
0x0539
6:4
R/W
IN3_PRIORITY
The priority for clock input 3 is:
0 for clock input not selectable
1 for priority 1
2 for priority 2
3 for priority 3
4 for priority 4
5 to 7 are reserved
Register 0x053A Hitless Switching Mode
Reg Address
Bit Field Type
Setting Name
Description
0x053A
1:0
R/W
HSW_MODE
2: Default setting, do not modify
0, 1, 3: Reserved
0x053A
3:2
R/W
HSW_PHMEAS_CTRL 0: Default setting, do not modify
1, 2, 3: Reserved
Register 0x053B-0x053C Hitless Switching Phase Threshold
Reg Address
Bit Field
Type
Name
Description
0x053B
7:0
R/W
HSW_PHMEAS_THR 10-bit value. Set by CBPro.
0x053C
9:8
R/W
HSW_PHMEAS_THR