Si5345-44-42-D-RM
Si5345
Rev. 1.0
85
These are the sticky flag versions of register 0x000D. These bits are cleared by writing 0 to the bits that have been
set.
Input 0 (IN0) corresponds to LOS_FLG 0x0012 [0], OOF_FLG 0x0012 [4]
Input 1 (IN1) corresponds to LOS_FLG 0x0012 [1], OOF_FLG 0x0012 [5]
Input 2 (IN2) corresponds to LOS_FLG 0x0012 [2], OOF_FLG 0x0012 [6]
Input 3 (IN3) corresponds to LOS_FLG 0x0012 [3], OOF_FLG 0x0012 [7]
These are the sticky flag versions of register 0x000E. These bits are cleared by writing 0 to the bits that have been
set.
This bit is the sticky flag version of 0x000F. This bit is cleared by writing 0 to bit 5.
These are the interrupt mask bits for the fault flags in register 0x0011. If a mask bit is set, the alarm will be blocked
from causing an interrupt.
Note:
Bit 1 corresponds to XAXB LOS from asserting the interrupt (INTR) pin.
Register 0x0013 Sticky Holdover and LOL Flags
Reg Address
Bit Field
Type
Name
Description
0x0013
1
R/W
LOL_FLG
1 if the DSPLL was unlocked
0x0013
5
R/W
HOLD_FLG
1 if the DSPLL was in holdover or free run
Register 0x0014 Sticky PLL In Calibration Flag
Reg Address
Bit Field
Type
Name
Description
0x0014
5
R/W
CAL_PLL_FLG
1 if the internal calibration was busy
Register 0x0017 Status Flag Masks
Reg Address
Bit Field
Type
Name
Description
0x0017
0
R/W
SYSINCAL_INTR_MSK
1 to mask SYSINCAL_FLG from caus-
ing an interrupt
0x0017
1
R/W
LOSXAXB_FLG_MSK
1 to mask the LOSXAXB_FLG from
causing an interrupt
0x0017
2
R/W
0x0017
3
R/W
0x0017
4
R/W
0x0017
5
R/W
SMBUS_TIMEOUT_FLG_MSK 1 to mask SMBUS_TIMEOUT_FLG
from the interrupt