![Samsung S3C2501X Скачать руководство пользователя страница 404](http://html.mh-extra.com/html/samsung/s3c2501x/s3c2501x_user-manual_340828404.webp)
S3C2501X
SERIAL I/O (HIGH-SPEED UART)
11-11
Table 11-5. High-Speed UART Status Register Description (Continued)
Bit Number
Bit Name
Description
[12]
Receive Event time out
(E_RxTO)
During Receive FIFO mode, if there is a valid data in HURXFIFO or
Receive FIFO within a promised time internal which is determined
according to WL(Word Length) , this bit is set to '1'. HURXFIFO is
for non-FIFO mode and Receive FIFO is for FIFO mode.
If the E_RxTO interrupt enable bit, HUINT[12], is "1", an interrupt is
generated when a receive event time out is detected and valid data
reside in HURXBUF or Receive FIFO. You can clear this bit by
writing '1' to this bit.
NOTE:
Event time = WL*4 +12
This bit set to one when the Rx data resides in RxFIFO.
[13]
AutoBaud Rate
Detection (AUBDDN)
This bit is automatically set to "1" when High-Speed UART finishes
AutoBaud Rate Detection procedure. You can clear this bit by
writing "1" to this bit.
[14]
Data Set ready (DSR)
This bit is only for CPU to monitor High-Speed UART.
When HUnDSR level is low, this bit is set. And HUnDSR high, this
bit is cleared.
[15]
Clear To Send (CTS)
This bit is only for CPU to monitor High-Speed UART.
When HUnCTS level is low , this bit is set. And HUnCTS high, this
bit is cleared.
[16]
CTS Event occurred
(E_CTS)
This bit is set to '1' whenever HUnCTS level changed.
If the E_CTS interrupt enable bit, HUINT[16], is "1", a interrupt is
generated when a CTS event is occurred.
You can clear this bit by writing '1' to this bit.
[17]
Transmitter Idle (TI)
HUSTAT[17] is automatically set to ‘1’ when the transmit holding
register has no valid data to transmit and when the TX shift register
is empty. The reset value is '1'
[18]
Transmit Holding
Register Empty (THE)
In Transmit FIFO mode, when Transmit FIFO is empty to trigger
level, this bit set to '1'.
In Non-FIFO mode, when HUTXBUF is empty without regarding Tx
shift register , this bit set to '1'.
An interrupt or DMA request is generated when HUSTAT[18] is "1".
In case of HUCON[1:0]='01' and HUINT[18]=1, an interrupt
requested, and HUCON[1:0]='10' or '11', DMA request occurred.
You can clear this bit by writing TxDATA into HUTXBUF or Transmit
FIFO.
[19]
Transmit FIFO Empty
(TFEMT)
This bit is only for CPU to monitor High-Speed UART.
When Transmit FIFO is empty, this bit is set to '1'.
After reset, default value is '1'
[20]
Transmit FIFO full
(TFFUL)
This bit is only for CPU to monitor High-Speed UART.
When Transmit FIFO is full, this bit is set to '1'.
After reset, default value is '0' .
[31:21]
Reserved
Not applicable.
Содержание S3C2501X
Страница 1: ...S3C2501X 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 查询S3C2501X供应商 捷多邦 专业PCB打样工厂 24小时加急出货 ...
Страница 18: ......
Страница 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Страница 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Страница 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Страница 435: ...I O PORTS S3C2501X 12 12 NOTES ...
Страница 463: ...ELECTRICAL DATA S3C2501X 15 6 NOTES ...