S3C2501X
PRODUCT OVERVIEW
1-13
Table 1-1. S3C2501X Signal Descriptions (Continue)
Group
Pin Name
Pin
Type
Pad Type
Description
System
Config
(20)
CLKMOD [1:0]
2
I
Phic
The CLKMOD pin determines internal clock
scheme of S3C2501X. When CLKMOD is “00”,
the nfast clock mode is defined. In this mode,
the same clock is used as CPU clock and
system clock. When CLKMOD is “10”, the
sync mode is defined. In this mode, the system
clock is half frequency of the CPU clock.
When CLKMOD is "11", the async clock mode
is defined. In this mode, the CPU clock and
system clock can operate independently as
long as the CPU clock is faster than system
clock.
CPU_FREQ [2:0]
3
I
phic
CPU Clock Frequency Selection.
BUS_FREQ [2:0]
3
I
phic
System Bus Clock Frequency Selection.
nRESET
1
I
phis
Not Reset. NRESET is the global reset input
for the S3C2501X and nRESET must be held
to "low" for at least 64 clock cycles for digital
filtering.
TMODE
1
I
phicd
Test Mode. The TMODE pin setting is
interpreted as follows:
0 = normal operating mode
1 = chip test mode.
BIG
1
I
phicd
BIG endian mode select pin
When this pin is set to “0”, the S3C2501X
operates in litte endian mode. When this pin is
set to “1”, the S3C2501X operates in big
endian mode.
Содержание S3C2501X
Страница 1: ...S3C2501X 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 查询S3C2501X供应商 捷多邦 专业PCB打样工厂 24小时加急出货 ...
Страница 18: ......
Страница 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Страница 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Страница 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Страница 435: ...I O PORTS S3C2501X 12 12 NOTES ...
Страница 463: ...ELECTRICAL DATA S3C2501X 15 6 NOTES ...