![Samsung S3C2501X Скачать руководство пользователя страница 15](http://html.mh-extra.com/html/samsung/s3c2501x/s3c2501x_user-manual_340828015.webp)
S3C2501X
xv
List of Figures
(Continued)
Figure
Title
Page
Number
Number
5-14
Read Timing Diagram 1 .........................................................................................5-29
5-15
Write Timing Diagram 1 .........................................................................................5-30
5-16
Read Timing Diagram 2 .........................................................................................5-31
5-17
Write Timing Diagram 2 .........................................................................................5-32
5-18
Read after Write at the Same Bank (COHDIS = 1) .................................................5-33
5-19
Read Timing Diagram (Muxed Bus)........................................................................5-34
5-20
Write Timing Diagram (Muxed Bus) .......................................................................5-35
5-21
Write Timing Diagram (nEWAIT)............................................................................5-36
5-22
Write Timing Diagram (nREADY) ...........................................................................5-37
5-23
SDRAM Configuration Register 0 ...........................................................................5-49
5-24
SDRAM Command Register ...................................................................................5-51
5-25
SDRAM Refresh Timer Register.............................................................................5-52
5-26
SDRAM Write Buffer Time-out Register .................................................................5-53
5-27
Single Read Operation (CAS Latency=2)................................................................5-54
5-28
Single Read Operation (CAS Latency=3)................................................................5-55
5-29
Single Write Operation ...........................................................................................5-56
5-30
Burst Read Operation (CAS Latency = 2) ...............................................................5-57
5-31
Burst Read Operation (CAS Latency = 3) ...............................................................5-58
5-32
Burst Write Operation.............................................................................................5-59
6-1
I
2
C Block Diagram..................................................................................................6-1
6-2
Master Transmitter and Slave Receiver..................................................................6-3
6-3
Master Receiver and Slave Transmitter..................................................................6-4
6-4
Start and Stop Conditions.......................................................................................6-5
6-5
Data Transfer Format .............................................................................................6-7
6-6
I
2
C Control Status Register.....................................................................................6-10
7-1
Ethernet Diagram ...................................................................................................7-1
7-2
Data Structure of Tx Buffer Descriptor....................................................................7-10
7-3
Data Structure of Rx Buffer Descriptor ...................................................................7-11
7-4
Data Structure of the Receive Frame .....................................................................7-12
7-5
Fields of an IEEE802.3/Ethernet Frame .................................................................7-38
7-6
CSMA/CD Transmit Operation ...............................................................................7-40
7-7
Timing for Transmission without Collision...............................................................7-41
7-8
Timing for Transmission with Collision in Preamble ................................................7-42
7-9
Receiving Frame without Error ...............................................................................7-43
7-10
Receiving Frame with Error ....................................................................................7-43
7-11
CSMA/CD Receive Operation ................................................................................7-44
7-12
MAC Control Frame Format ...................................................................................7-46
7-13
Timing Relationship of Transmission Signals at MII................................................7-50
7-14
Timing Relationship of Reception Signals at MII.....................................................7-50
7-15
MDIO Sourced by PHY...........................................................................................7-50
7-16
MDIO Sourced by STA ...........................................................................................7-50
8-1
DES/3DES Block Diagram .....................................................................................8-2
Содержание S3C2501X
Страница 1: ...S3C2501X 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 查询S3C2501X供应商 捷多邦 专业PCB打样工厂 24小时加急出货 ...
Страница 18: ......
Страница 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Страница 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Страница 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Страница 435: ...I O PORTS S3C2501X 12 12 NOTES ...
Страница 463: ...ELECTRICAL DATA S3C2501X 15 6 NOTES ...