![Samsung S3C2501X Скачать руководство пользователя страница 213](http://html.mh-extra.com/html/samsung/s3c2501x/s3c2501x_user-manual_340828213.webp)
SYSTEM CONFIGURATION
S3C2501X
4-22
4.8.7 CORE PLL CONTROL REGISTER (CPLLCON)
If you want to use this register, you should set CPLLREN in SYSCFG[31] to “1”. This register doesn’t work with
CPLLREN set to “0”.
Register
Address
R/W
Description
Reset Value
CPLLCON
0xF000001C
R/W
Core PLL control register
0x0001039E
CPLLCON
Bit
Description
Initial State
Reserved
[31:12]
0x0
S
[17:16]
Scaler
0x1
Reserved
[15:14]
0x0
P
[13:8]
Pre divider
0x3
M
[7:0]
Main divider
0x9E
Output clock frequency is determined by following formula.
Fout = Fin
×
(M+8) / ((P+2)
×
(2^S))
If Fin = 10MHz, P = 3, M = 158 (0x9E), and S = 1, Fout is 166 MHz.
FCLK signal of ARM940T core is connected to Fout, 166MHz clock. But, BCLK signal of ARM940T and system
bus clock is connect to Fout / 2, 66 MHz clock.
Содержание S3C2501X
Страница 1: ...S3C2501X 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 查询S3C2501X供应商 捷多邦 专业PCB打样工厂 24小时加急出货 ...
Страница 18: ......
Страница 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Страница 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Страница 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Страница 435: ...I O PORTS S3C2501X 12 12 NOTES ...
Страница 463: ...ELECTRICAL DATA S3C2501X 15 6 NOTES ...