![Samsung S3C2501X Скачать руководство пользователя страница 292](http://html.mh-extra.com/html/samsung/s3c2501x/s3c2501x_user-manual_340828292.webp)
S3C2501X
ETHERNET CONTROLLER
7-3
7.3 MAC FUNCTION BLOCKS
The major function blocks of each Ethernet of MAC layer are described in Table 7-1 and Figure 7-1.
Table 7-1. MAC Function Block Descriptions
Function Block
Description
Media Independent
Interface (MII)
The interface between the physical layer and the transmit/receiver blocks.
Transmitter block
Moves the outgoing data from the transmit buffer to the MII. This includes circuits
for generating the CRC, checking parity, and generating preamble or jam.
Also has timers for back-off after collision and the inter-frame gap follows a
transmission.
Receiver block
Accepts incoming data from the MII and stores it in the MRxFIFO. The receiver
block has logic for computing and checking the CRC value, generating parity for
data from the MII, and checking minimum and maximum frame lengths.
Also has a CAM that provides for address lookup, and for acceptance or rejection
for frame based on their destination address.
Flow control block
Recognizes MAC-control frame and supports the pause operation for full-duplex
links. The flow control block also supports generation of pause frame, and
provides timers and counters for pause control.
MAC control (command)
and status registers
Controls programmable options, including the enabling or disabling of signals that
notify the system when conditions occur. The status registers hold information for
error handling software, and the error counters accumulate statistical information
for network management software.
Loop-back circuit
Provides for MAC-layer testing in isolation from the MII and physical layer.
7.3.1 MEDIA INDEPENDENT INTERFACE (MII)
Both transmitter and receiver blocks operate using the MII, which was developed by the IEEE802.3 task force on
100-Mbps Ethernet. This interface has the following characteristics:
•
Media independence
•
Multi-vendor points of interoperability
•
Supports connection of MAC layer and physical layer entity (PHY) devices
•
Capable of supporting both 100M-bps and 10M-bps and 1M-bps data rates
•
Data and delimiters are synchronous to clock references
•
Provides independent 4-bit wide transmit and receive data paths
•
Uses TTL signal levels that are compatible with common digital CMOS ASIC processes
•
Supports connection of PHY layer and station management (STA) devices
•
•
Provides a simple management interface
•
•
Capable of driving a limited length of shielded cable
Содержание S3C2501X
Страница 1: ...S3C2501X 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 查询S3C2501X供应商 捷多邦 专业PCB打样工厂 24小时加急出货 ...
Страница 18: ......
Страница 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Страница 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Страница 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Страница 435: ...I O PORTS S3C2501X 12 12 NOTES ...
Страница 463: ...ELECTRICAL DATA S3C2501X 15 6 NOTES ...