![Samsung S3C2501X Скачать руководство пользователя страница 372](http://html.mh-extra.com/html/samsung/s3c2501x/s3c2501x_user-manual_340828372.webp)
S3C2501X
GDMA CONTROLLER
9-23
9.6.4 BLOCK AND FOUR DATA BURST (DCON[3:1] = 001, [4] = 1, [5] = 1)
This timing diagram is the same with block and one data burst, except that it is four data burst.
HCLK
xGDMA_Req
Recommand
deasserted time
xGDMA_Ack
Address
Data
NOTE:
' ' is in the block mode, GDMA starts to operate with first xGDMA_Req signal. So in the ideal case,
GDMA does not care the number of xGDMA_Req signal pulse. But I recommand that xGDMA_Req
siganl is deasserted when xGDMA_Ack signal is active state.
Programmable by
DCON[16:13]
~ ~
a
SA2
SA3
SA1
SA0
DA0
DA1
DA2
DA3
SD2
SD3
SD1
SD0
DD0
DD1
DD2
DD3
a
Figure 9-14. Block and Four Data Burst Timing
one data burst; source address0 and source data0
→
destination address0 and destination data0
→
....
four data burst; source address0 and source data0
→
source address1 and source data1
→
source address2
and source data2
→
source address3 and source data3
→
destination address0 and destination
data0
→
destination address1 and destination data1
→
destination address2 and destination
data2
→
destination address3 and destination data3
→
source address4 and source data4
→
...
NOTE
In four data burst mode, GDMA transfers four data and GDMA Transfer Count Register (DTCR) value
decreases by four.
Содержание S3C2501X
Страница 1: ...S3C2501X 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 查询S3C2501X供应商 捷多邦 专业PCB打样工厂 24小时加急出货 ...
Страница 18: ......
Страница 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Страница 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Страница 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Страница 435: ...I O PORTS S3C2501X 12 12 NOTES ...
Страница 463: ...ELECTRICAL DATA S3C2501X 15 6 NOTES ...