![Samsung S3C2501X Скачать руководство пользователя страница 397](http://html.mh-extra.com/html/samsung/s3c2501x/s3c2501x_user-manual_340828397.webp)
SERIAL I/O (HIGH-SPEED UART)
S3C2501X
11-4
11.3.1 HIGH-SPEED UART CONTROL REGISTERS
Table 11-2. High-Speed UART Control Register
Registers
Address
R/W
Description
Reset Value
HUCON
0xF0080000
R/W
High-Speed UART control register
0x00000000
Table 11-3. High-Speed UART Control Register Description
Bit Number
Bit Name
Description
[1:0]
Transmit mode (TMODE) This two-bit value determines which function is currently able to write
Tx data to the High-Speed UART transmit buffer register, HUTXBUF.
00 = Disable Tx mode. 01 = Interrupt request
10 = GDMA request 11 = Reserved
(High-speed UART can use only GDMA 3,4,5 channel)
[3:2]
Receive mode (RMODE) This two-bit value determine which function is currently able to read
Rx data to the High-Speed UART receive buffer register, HURXBUF.
NOTE:
Changing these bits (TMODE, RMODE) while
transmitting/receiving cause abnormal High-speed UART
operation. To prevent Tx/Rx data from being lost, changing these
bits while transmitting/receiving is strictly prohibited.
00 = Disable Rx mode. 01 = Interrupt request
10 = GDMA request 11 = Reserved
(High-speed UART can use only GDMA 3,4,5 channel)
[4]
Send Break (SBR)
Set this bit to one to cause the High-Speed UART to send a break. If
this bit value is zero, a break does not send. A break is defined as a
continuous Low level signal on the transmit data output with the
duration of more than one frame transmission time.
[5]
Serial Clock Selection
(UCLK)
This selection bit specifies the clock source.
0 = Internal (PCLK2)
1 = External (EXT_UCLK)
[6]
Auto Baud Rate Detect
(AUBD)
Setting this bit causes the High-Speed UART to enter Auto Baud
Rate Detect mode. In this mode, High-Speed UART try to get the
baud rate from input data. This bit automatically cleared when Auto
Baud Rate Detection procedure is successfully finished.
[7]
Loop-back mode
(LOOPB)
Setting this bit causes the High-Speed UART to enter Loop-back
mode. In Loop-back mode, the transmit data output is sent High level
and the transmit buffer register, HUTXBUF, is internally connected to
the receive buffer register, HURXBUF.
NOTE:
This mode is provided for test purposes only.
For normal operation, this bit should always be "0".
[10:8]
Parity mode (PMD)
The 3-bit parity mode value specifies how parity generation and
checking are to be performed during High-Speed UART transmit and
receive operations.
0xx = no parity 100 = odd parity 101 = even parity
110 = parity is forced/checked as a "1"
111 = parity forced/checked as a "0"
Содержание S3C2501X
Страница 1: ...S3C2501X 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 查询S3C2501X供应商 捷多邦 专业PCB打样工厂 24小时加急出货 ...
Страница 18: ......
Страница 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Страница 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Страница 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Страница 435: ...I O PORTS S3C2501X 12 12 NOTES ...
Страница 463: ...ELECTRICAL DATA S3C2501X 15 6 NOTES ...