![Samsung S3C2501X Скачать руководство пользователя страница 371](http://html.mh-extra.com/html/samsung/s3c2501x/s3c2501x_user-manual_340828371.webp)
GDMA CONTROLLER
S3C2501X
9-22
9.6.3 BLOCK AND ONE DATA BURST MODE (DCON[3:1] = 001, [4] = 1, [5] = 0)
xGDMA_Req and xGDMA_Ack signals are active high.
GDMA transfers data from single xGDMA_Req signal till GDMA Transfer Count Register (DTCR) consumes to 0.
HCLK
xGDMA_Req
Recommand
deasserted time
xGDMA_Ack
Address
Data
NOTE:
' ' is in the block mode, GDMA starts to operate with first xGDMA_Req signal. So in the ideal case,
GDMA does not care the number of xGDMA_Req signal pulse. But I recommand that xGDMA_Req
siganl is deasserted when xGDMA_Ack signal is active state.
SA0
DA0
SD0
DD0
SA1
DA1
SD1
DD1
Programmable by
DCON[16:13]
Programmable by
DCON[16:13]
~ ~
~ ~
a
a
Figure 9-13. Block and One Data Burst Mode Timing
Содержание S3C2501X
Страница 1: ...S3C2501X 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 查询S3C2501X供应商 捷多邦 专业PCB打样工厂 24小时加急出货 ...
Страница 18: ......
Страница 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Страница 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Страница 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Страница 435: ...I O PORTS S3C2501X 12 12 NOTES ...
Страница 463: ...ELECTRICAL DATA S3C2501X 15 6 NOTES ...