![Samsung S3C2501X Скачать руководство пользователя страница 215](http://html.mh-extra.com/html/samsung/s3c2501x/s3c2501x_user-manual_340828215.webp)
SYSTEM CONFIGURATION
S3C2501X
4-24
4.8.9 PHY PLL CONTROL REGISTER (PPLLCON)
If you want to use this register, you should set PPLLREN in SYSCFG[28] to “1”. This register doesn’t work with
PPLLREN set to “0”.
Register
Address
R/W
Description
Reset Value
PPLLCON
0xF0000028
R/W
PHY PLL control register
0x00010311
PPLLCON
Bit
Description
Initial State
Reserved
[31:12]
0x0
S
[17:16]
Scaler
0x1
Reserved
[15:14]
0x0
P
[13:8]
Pre divider
0x3
M
[7:0]
Main divider
0x11
Output clock frequency is determined by following formula.
Fout = Fin
×
(M+8) / ((P+2) * (2^S))
If Fin = 10MHz, P = 3, M = 17 (0x11), and S = 1, Fout is 25MHz.
Содержание S3C2501X
Страница 1: ...S3C2501X 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 查询S3C2501X供应商 捷多邦 专业PCB打样工厂 24小时加急出货 ...
Страница 18: ......
Страница 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Страница 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Страница 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Страница 435: ...I O PORTS S3C2501X 12 12 NOTES ...
Страница 463: ...ELECTRICAL DATA S3C2501X 15 6 NOTES ...