S3C2501X
SYSTEM CONFIGURATION
4-17
SYSCFG
Bit
Description
Initial State
PPLLFD
[24]
PPLL Filter Disable
This bit determines whether the PHY PLL output is filtered or not
during the configuration. When this bit is set to “0”, the PHY PLL
output is filtered to be provided to the PHY during the configuration.
In this case, the glitch output from PLL can be masked. When this
bit is set to “1”, the PHY PLL output is not filtered to be provided to
the PHY.
0
BIG
[16]
Little / Big endian information (Read only)
0 = Little endian 1 = Big endian
–
REMAP
[8]
External memory address remapping enable
0 = Remap disable 1 = Remap Enable
ROM Bank0 : 0x00000000 ROM Bank0 : 0x80000000
ROM Bank1 : 0x01000000 ROM Bank1 : 0x81000000
ROM Bank2 : 0x02000000 ROM Bank2 : 0x82000000
ROM Bank3 : 0x03000000 ROM Bank3 : 0x83000000
ROM Bank4 : 0x04000000 ROM Bank4 : 0x84000000
ROM Bank5 : 0x05000000 ROM Bank5 : 0x85000000
ROM Bank6 : 0x06000000 ROM Bank6 : 0x86000000
ROM Bank7 : 0x07000000 ROM Bank7 : 0x87000000
SDRAM Bank0 : 0x40000000 SDRAM0 bank0 : 0x00000000
SDRAM Bank1 : 0x80000000 SDRAM1 bank1 : 0x40000000
0
HCLKO_DIS
[4]
HCLKO output disable
If this bit is set to “1”, HCLKO output is activated only when sdram
access - sdram read/write or refresh - is enabled. If this bit is set to
“0”, HCLKO is always activated.
0 = Enabled always 1 = Enabled during sdram access.
0
ARB
[0]
System bus arbitration method
0 = Round-robin 1 = Fixed priority
0
Содержание S3C2501X
Страница 1: ...S3C2501X 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 查询S3C2501X供应商 捷多邦 专业PCB打样工厂 24小时加急出货 ...
Страница 18: ......
Страница 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Страница 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Страница 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Страница 435: ...I O PORTS S3C2501X 12 12 NOTES ...
Страница 463: ...ELECTRICAL DATA S3C2501X 15 6 NOTES ...