CHAPTER 14 SERIAL ARRAY UNIT
Page 370 of 920
(4) Processing flow (in continuous reception mode)
Figure 14 - 38 Timing Chart of Master Reception (in Continuous Reception Mode)
(Type 1: DAPmn = 0, CKPmn = 0)
Caution
The MDmn0 bit can be rewritten even during operation.
However, rewrite it before receive of the last bit is started, so that it has been rewritten before the transfer end
interrupt of the last receive data.
Remark
<1> to <8> in the figure correspond to <1> to <8> in Figure 14 - 39 Flowchart of Master Reception (in Continuous
Reception Mode).
<4>
<5>
SSmn
SEmn
SDRmn
SCKp pin
SIp pin
Shift register mn
INTCSIp
TSFmn
Receive data 3
BFFmn
<1>
<2>
<3>
<2>
<3>
<4>
<7>
<8>
<6>
<3>
MDmn0
Receive data 2
Receive data 1
Receive data 1
Receive data 2
Receive data 3
Data reception
STmn
Dummy data
Dummy data
Dummy data
Reception & shift operation
Data reception
Data reception
Reception & shift operation
Reception & shift operation
Write
Read
Read
Write
Write
Read
<2>
Содержание RL78/G1H
Страница 941: ...R01UH0575EJ0120 RL78 G1H...