memory map (continued)
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
1C
AHB RX Data Buffer register (ARDB7)
32
R/W
0000_0000h
20
AHB RX Data Buffer register (ARDB8)
32
R/W
0000_0000h
24
AHB RX Data Buffer register (ARDB9)
32
R/W
0000_0000h
28
AHB RX Data Buffer register (ARDB10)
32
R/W
0000_0000h
2C
AHB RX Data Buffer register (ARDB11)
32
R/W
0000_0000h
30
AHB RX Data Buffer register (ARDB12)
32
R/W
0000_0000h
34
AHB RX Data Buffer register (ARDB13)
32
R/W
0000_0000h
38
AHB RX Data Buffer register (ARDB14)
32
R/W
0000_0000h
3C
AHB RX Data Buffer register (ARDB15)
32
R/W
0000_0000h
40
AHB RX Data Buffer register (ARDB16)
32
R/W
0000_0000h
44
AHB RX Data Buffer register (ARDB17)
32
R/W
0000_0000h
48
AHB RX Data Buffer register (ARDB18)
32
R/W
0000_0000h
4C
AHB RX Data Buffer register (ARDB19)
32
R/W
0000_0000h
50
AHB RX Data Buffer register (ARDB20)
32
R/W
0000_0000h
54
AHB RX Data Buffer register (ARDB21)
32
R/W
0000_0000h
58
AHB RX Data Buffer register (ARDB22)
32
R/W
0000_0000h
5C
AHB RX Data Buffer register (ARDB23)
32
R/W
0000_0000h
60
AHB RX Data Buffer register (ARDB24)
32
R/W
0000_0000h
64
AHB RX Data Buffer register (ARDB25)
32
R/W
0000_0000h
68
AHB RX Data Buffer register (ARDB26)
32
R/W
0000_0000h
6C
AHB RX Data Buffer register (ARDB27)
32
R/W
0000_0000h
70
AHB RX Data Buffer register (ARDB28)
32
R/W
0000_0000h
74
AHB RX Data Buffer register (ARDB29)
32
R/W
0000_0000h
78
AHB RX Data Buffer register (ARDB30)
32
R/W
0000_0000h
7C
AHB RX Data Buffer register (ARDB31)
32
R/W
0000_0000h
33.5.4.1 AHB RX Data Buffer register (ARDBn)
The AHB RX Data Buffer register 0 to 31 can be used to read the buffer content of the
RX Buffer from successive addresses. QSPI_ARDB0 corresponds to the RX Buffer
register entry corresponding to the current value of the read pointer with increasing order.
The increment of the read pointer depends from the access scheme (DMA or flag-driven).
Refer to "Data Transfer from the QuadSPI Module Internal Buffers" section in
section, RX Buffer, data read via register interface and AHB read, for the
description of successive accesses to the RX Buffer content. Refer also to
Chapter 33 Quad Serial Peripheral Interface (QuadSPI)
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
NXP Semiconductors
883
Содержание MWCT101 S Series
Страница 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Страница 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Страница 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Страница 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Страница 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Страница 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Страница 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Страница 200: ...Initialization application information MWCT101xS Series Reference Manual Rev 3 07 2019 200 NXP Semiconductors...
Страница 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Страница 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Страница 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Страница 508: ...Reset memory map and register descriptions MWCT101xS Series Reference Manual Rev 3 07 2019 508 NXP Semiconductors...
Страница 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Страница 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Страница 696: ...Initialization and application information MWCT101xS Series Reference Manual Rev 3 07 2019 696 NXP Semiconductors...
Страница 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Страница 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Страница 970: ...Memory Map and Register Definition MWCT101xS Series Reference Manual Rev 3 07 2019 970 NXP Semiconductors...
Страница 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Страница 1118: ...Application information MWCT101xS Series Reference Manual Rev 3 07 2019 1118 NXP Semiconductors...
Страница 1294: ...Initialization Procedure MWCT101xS Series Reference Manual Rev 3 07 2019 1294 NXP Semiconductors...
Страница 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Страница 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Страница 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Страница 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Страница 1740: ...Initialization application information MWCT101xS Series Reference Manual Rev 3 07 2019 1740 NXP Semiconductors...
Страница 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...