![NXP Semiconductors MWCT101 S Series Скачать руководство пользователя страница 303](http://html1.mh-extra.com/html/nxp-semiconductors/mwct101-s-series/mwct101-s-series_reference-manual_1722210303.webp)
Offset
Register
Width
(In bits)
Access
Reset value
0h
32
RW
4h
32
RO
0000_0000h
Ch
32
RW
0000_0000h
14h
Enable Error Interrupt Register (EEI)
32
RW
0000_0000h
18h
Clear Enable Error Interrupt Register (CEEI)
8
WORZ
00h
19h
Set Enable Error Interrupt Register (SEEI)
8
WORZ
00h
1Ah
Clear Enable Request Register (CERQ)
8
WORZ
00h
1Bh
Set Enable Request Register (SERQ)
8
WORZ
00h
1Ch
Clear DONE Status Bit Register (CDNE)
8
WORZ
00h
1Dh
8
WORZ
00h
1Eh
8
WORZ
00h
1Fh
Clear Interrupt Request Register (CINT)
8
WORZ
00h
24h
Interrupt Request Register (INT)
32
W1C
0000_0000h
2Ch
32
W1C
0000_0000h
34h
Hardware Request Status Register (HRS)
32
RO
0000_0000h
44h
Enable Asynchronous Request in Stop Register (EARS)
32
RW
0000_0000h
100h
Channel Priority Register (DCHPRI3)
8
RW
03h
101h
Channel Priority Register (DCHPRI2)
8
RW
02h
102h
Channel Priority Register (DCHPRI1)
8
RW
01h
103h
Channel Priority Register (DCHPRI0)
8
RW
00h
104h
Channel Priority Register (DCHPRI7)
8
RW
07h
105h
Channel Priority Register (DCHPRI6)
8
RW
06h
106h
Channel Priority Register (DCHPRI5)
8
RW
05h
107h
Channel Priority Register (DCHPRI4)
8
RW
04h
108h
Channel Priority Register (DCHPRI11)
8
RW
0Bh
109h
Channel Priority Register (DCHPRI10)
8
RW
0Ah
10Ah
Channel Priority Register (DCHPRI9)
8
RW
09h
10Bh
Channel Priority Register (DCHPRI8)
8
RW
08h
10Ch
Channel Priority Register (DCHPRI15)
8
RW
0Fh
10Dh
Channel Priority Register (DCHPRI14)
8
RW
0Eh
10Eh
Channel Priority Register (DCHPRI13)
8
RW
0Dh
10Fh
Channel Priority Register (DCHPRI12)
8
RW
0Ch
1000h -
11E0h
TCD Source Address (TCD0_SADDR - TCD15_SADDR)
32
RW
1004h -
11E4h
TCD Signed Source Address Offset (TCD0_SOFF - TCD15_SOFF)
16
RW
1006h -
11E6h
TCD Transfer Attributes (TCD0_ATTR - TCD15_ATTR)
16
RW
1008h -
11E8h
TCD Minor Byte Count (Minor Loop Mapping Disabled) (TCD0_NBY
TES_MLNO - TCD15_NBYTES_MLNO)
32
RW
Table continues on the next page...
Chapter 16 Enhanced Direct Memory Access (eDMA)
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
NXP Semiconductors
303
Содержание MWCT101 S Series
Страница 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Страница 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Страница 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Страница 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Страница 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Страница 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Страница 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Страница 200: ...Initialization application information MWCT101xS Series Reference Manual Rev 3 07 2019 200 NXP Semiconductors...
Страница 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Страница 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Страница 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Страница 508: ...Reset memory map and register descriptions MWCT101xS Series Reference Manual Rev 3 07 2019 508 NXP Semiconductors...
Страница 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Страница 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Страница 696: ...Initialization and application information MWCT101xS Series Reference Manual Rev 3 07 2019 696 NXP Semiconductors...
Страница 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Страница 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Страница 970: ...Memory Map and Register Definition MWCT101xS Series Reference Manual Rev 3 07 2019 970 NXP Semiconductors...
Страница 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Страница 1118: ...Application information MWCT101xS Series Reference Manual Rev 3 07 2019 1118 NXP Semiconductors...
Страница 1294: ...Initialization Procedure MWCT101xS Series Reference Manual Rev 3 07 2019 1294 NXP Semiconductors...
Страница 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Страница 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Страница 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Страница 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Страница 1740: ...Initialization application information MWCT101xS Series Reference Manual Rev 3 07 2019 1740 NXP Semiconductors...
Страница 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...