![NXP Semiconductors MWCT101 S Series Скачать руководство пользователя страница 1670](http://html1.mh-extra.com/html/nxp-semiconductors/mwct101-s-series/mwct101-s-series_reference-manual_17222101670.webp)
IDE, RTR, ID, and payload filters have their respective masks. These masks determine
which bits are taken into account in equality comparisons ("1's" in certain mask
positions) and which ones are don't care ("0's" in other mask positions). ID and payload
masks are used only for exact ID and/or exact payload comparisons.
The ID of Rx incoming messages can be filtered based on the following criteria:
• A match with the exact ID value by detecting the equality between the ID field of the
incoming message and the content of target FLT_ID1 register. The ID mask is used.
• A match with the maximum range of ID, that is, any message with ID value smaller
than or equal to the content of target FLT_ID1 register is accepted. The ID mask is
not used.
• A match with the minimum range of ID, that is, any message with ID value greater
than or equal to the content of target FLT_ID1 register is accepted. The ID mask is
not used.
• A match inside a range of IDs, that is, any message with an ID value that is greater
than or equal to the content of target FLT_ID1 register and smaller than or equal to
the content of target FLT_ID2_IDMASK register is accepted. The ID mask is not
used.
Pretended Networking Control 1 register (CTRL1_PN)
.
The above criteria for ID filtering must be coherent with FLT_IDE and FLT_RTR target
values in FLT_ID1 register. Only Rx frames that match the respective IDE and RTR bits
to the contents of FLT_IDE and FLT_RTR bit fields will be compared. When a range of
IDs is selected (CTRL1_PN[IDFS] = 11), both FLT_ID1 and FLT_ID2 are referred to
the same FLT_IDE and FLT_RTR bits in FLT_ID1 register.
The ID mask is applied only to the exact ID comparison filtering option
(CTRL1_PN[IDFS] = 00) to determine which bits are taken into account in the
comparison. For the exact match option, the mask can select any bit within the ID field.
For maximum range, minimum range, and inside range comparisons, the ID mask is not
considered.
The IDE and RTR masks are applied in both exact and range ID comparison filtering
options to determine which bits are taken into account in comparison.
Similarly to the ID criteria, 64-bit data or payloads (PL) of Rx incoming messages can be
filtered based on the following criteria:
• A match with the exact payload value by detecting the equality between the payload
field of the incoming message and the content of PL1 register. The payload mask is
used.
Functional description
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
1670
NXP Semiconductors
Содержание MWCT101 S Series
Страница 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Страница 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Страница 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Страница 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Страница 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Страница 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Страница 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Страница 200: ...Initialization application information MWCT101xS Series Reference Manual Rev 3 07 2019 200 NXP Semiconductors...
Страница 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Страница 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Страница 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Страница 508: ...Reset memory map and register descriptions MWCT101xS Series Reference Manual Rev 3 07 2019 508 NXP Semiconductors...
Страница 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Страница 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Страница 696: ...Initialization and application information MWCT101xS Series Reference Manual Rev 3 07 2019 696 NXP Semiconductors...
Страница 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Страница 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Страница 970: ...Memory Map and Register Definition MWCT101xS Series Reference Manual Rev 3 07 2019 970 NXP Semiconductors...
Страница 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Страница 1118: ...Application information MWCT101xS Series Reference Manual Rev 3 07 2019 1118 NXP Semiconductors...
Страница 1294: ...Initialization Procedure MWCT101xS Series Reference Manual Rev 3 07 2019 1294 NXP Semiconductors...
Страница 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Страница 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Страница 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Страница 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Страница 1740: ...Initialization application information MWCT101xS Series Reference Manual Rev 3 07 2019 1740 NXP Semiconductors...
Страница 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...