![NXP Semiconductors MWCT101 S Series Скачать руководство пользователя страница 881](http://html1.mh-extra.com/html/nxp-semiconductors/mwct101-s-series/mwct101-s-series_reference-manual_1722210881.webp)
Table 33-10. Memory Mapped Individual Flash Mode - Flash A Address Scheme
(continued)
Memory Mapped Address 32 Bit
Access
Memory Mapped Address 64 Bit
Access
Serial Flash Byte Address
Flash
Device
TOP_ADDR_MEMA1 - 0x08
TOP_ADDR_MEMA1 - 0x08
(TOP_ADDR_MEMA1- 0x08) to
(TOP_ADDR_MEMA1 - 0x04 -0x01)
TOP_ADDR_MEMA1 - 0x04
(TOP_ADDR_MEMA1 - 0x04) to
(TOP_ADDR_MEMA1 - 0x01)
TOP_ADDR 0x00
TOP_ADDR 0x00_0000
0x00_0000 to 0x00_0003
A2
TOP_ADDR 0x04
0x00_0004 to 0x00_0007
…..
…
…
TOP_ADDR_MEMA2 - 0x08
TOP_ADDR_MEMA2 - 0x08
(TOP_ADDR_MEMA2 - 0x08) to
(TOP_ADDR_MEMA2 - 0x04 -
0x01)
TOP_ADDR_MEMA2 - 0x04
(TOP_ADDR_MEMA2 - 0x04) to
(TOP_ADDR_MEMA2 - 0x01)
The available address range depends from the size of the external serial flash device. Any
access beyond the size of the external serial flash provides undefined results.
For details concerning the read process refer to
33.5.3 Memory Mapped Serial Flash Data - Individual Flash Mode
on Flash B
Starting with address TOP_ADDR_MEMA2 the content of the first external serial flash
devices is mapped into the address space of the device containing the QuadSPI module.
Serial flash address byte address 0x0 corresponds to bus address TOP_ADDR_MEMA2
with increasing order. Refer the following table for the address mapping. The byte
ordering for 32 bit access is given in
and for 64 bit read access the byte
.
Table 33-11. Memory Mapped Individual Flash Mode - Flash B Address Scheme
Memory Mapped Address 32 Bit
Access
Memory Mapped Address 64 Bit
Access
Serial Flash Byte Address
Flash
Device
TOP_ADDR 0x00
TOP_ADDR 0x00
0x00_0000 to 0x00_0003
B1
TOP_ADDR 0x04
0x00_0004 to 0x00_0007
…
…
…
TOP_ADDR_MEMB1 - 0x08
TOP_ADDR_MEMB1 - 0x08
(TOP_ADDR_MEMB1-
TOP_ADDR_MEMA2 - 0x08) to
(TOP_ADDR_MEMB1 -
TOP_ADDR_MEMA2 - 0x04 -0x01)
Table continues on the next page...
Chapter 33 Quad Serial Peripheral Interface (QuadSPI)
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
NXP Semiconductors
881
Содержание MWCT101 S Series
Страница 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Страница 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Страница 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Страница 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Страница 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Страница 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Страница 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Страница 200: ...Initialization application information MWCT101xS Series Reference Manual Rev 3 07 2019 200 NXP Semiconductors...
Страница 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Страница 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Страница 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Страница 508: ...Reset memory map and register descriptions MWCT101xS Series Reference Manual Rev 3 07 2019 508 NXP Semiconductors...
Страница 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Страница 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Страница 696: ...Initialization and application information MWCT101xS Series Reference Manual Rev 3 07 2019 696 NXP Semiconductors...
Страница 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Страница 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Страница 970: ...Memory Map and Register Definition MWCT101xS Series Reference Manual Rev 3 07 2019 970 NXP Semiconductors...
Страница 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Страница 1118: ...Application information MWCT101xS Series Reference Manual Rev 3 07 2019 1118 NXP Semiconductors...
Страница 1294: ...Initialization Procedure MWCT101xS Series Reference Manual Rev 3 07 2019 1294 NXP Semiconductors...
Страница 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Страница 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Страница 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Страница 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Страница 1740: ...Initialization application information MWCT101xS Series Reference Manual Rev 3 07 2019 1740 NXP Semiconductors...
Страница 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...