30.4.2.1 MSCM Memory map
MSCM base address: 4000_1000h
Offset
Register
Width
(In bits)
Access
Reset value
0h
Processor X Type Register (CPxTYPE)
32
RO
4h
Processor X Number Register (CPxNUM)
32
RO
8h
Processor X Master Register (CPxMASTER)
32
RO
Ch
Processor X Count Register (CPxCOUNT)
32
RO
0000_0000h
10h
Processor X Configuration Register 0 (CPxCFG0)
32
RO
14h
Processor X Configuration Register 1 (CPxCFG1)
32
RO
18h
Processor X Configuration Register 2 (CPxCFG2)
32
RO
1Ch
Processor X Configuration Register 3 (CPxCFG3)
32
RO
20h
Processor 0 Type Register (CP0TYPE)
32
RO
434D_3401h
24h
Processor 0 Number Register (CP0NUM)
32
RO
0000_0000h
28h
Processor 0 Master Register (CP0MASTER)
32
RO
0000_0000h
2Ch
Processor 0 Count Register (CP0COUNT)
32
RO
0000_0000h
30h
Processor 0 Configuration Register 0 (CP0CFG0)
32
RO
0400_0000h
34h
Processor 0 Configuration Register 1 (CP0CFG1)
32
RO
0000_0000h
38h
Processor 0 Configuration Register 2 (CP0CFG2)
32
RO
0901_0901h
3Ch
Processor 0 Configuration Register 3 (CP0CFG3)
32
RO
0000_0101h
400h
On-Chip Memory Descriptor Register (OCMDR0)
32
RW
DC08_9000h
404h
On-Chip Memory Descriptor Register (OCMDR1)
32
RW
CA08_B000h
408h
On-Chip Memory Descriptor Register (OCMDR2)
32
RW
C304_D000h
30.4.2.2 Processor X Type Register (CPxTYPE)
30.4.2.2.1 Offset
Register
Offset
CPxTYPE
0h
30.4.2.2.2 Function
The register provides a CPU-specific response indicating the personality of the core
making the access. The 32-bit response includes 3 ASCII characters that define the CPU
type, along with a byte that defines the logical revision number. The logical revision
number follows Arm’s rYpZ nomenclature.
MSCM Memory Map/Register Definition
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
660
NXP Semiconductors
Содержание MWCT101 S Series
Страница 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Страница 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Страница 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Страница 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Страница 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Страница 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Страница 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Страница 200: ...Initialization application information MWCT101xS Series Reference Manual Rev 3 07 2019 200 NXP Semiconductors...
Страница 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Страница 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Страница 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Страница 508: ...Reset memory map and register descriptions MWCT101xS Series Reference Manual Rev 3 07 2019 508 NXP Semiconductors...
Страница 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Страница 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Страница 696: ...Initialization and application information MWCT101xS Series Reference Manual Rev 3 07 2019 696 NXP Semiconductors...
Страница 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Страница 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Страница 970: ...Memory Map and Register Definition MWCT101xS Series Reference Manual Rev 3 07 2019 970 NXP Semiconductors...
Страница 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Страница 1118: ...Application information MWCT101xS Series Reference Manual Rev 3 07 2019 1118 NXP Semiconductors...
Страница 1294: ...Initialization Procedure MWCT101xS Series Reference Manual Rev 3 07 2019 1294 NXP Semiconductors...
Страница 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Страница 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Страница 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Страница 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Страница 1740: ...Initialization application information MWCT101xS Series Reference Manual Rev 3 07 2019 1740 NXP Semiconductors...
Страница 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...