
PDB memory map (continued)
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4003_1020 Channel n Delay 2 register (PDB1_CH0DLY2)
32
R/W
0000_0000h
4003_1024 Channel n Delay 3 register (PDB1_CH0DLY3)
32
R/W
0000_0000h
4003_1028 Channel n Delay 4 register (PDB1_CH0DLY4)
32
R/W
0000_0000h
4003_102C Channel n Delay 5 register (PDB1_CH0DLY5)
32
R/W
0000_0000h
4003_1030 Channel n Delay 6 register (PDB1_CH0DLY6)
32
R/W
0000_0000h
4003_1034 Channel n Delay 7 register (PDB1_CH0DLY7)
32
R/W
0000_0000h
4003_1038 Channel n Control register 1 (PDB1_CH1C1)
32
R/W
0000_0000h
4003_103C Channel n Status register (PDB1_CH1S)
32
R/W
0000_0000h
4003_1040 Channel n Delay 0 register (PDB1_CH1DLY0)
32
R/W
0000_0000h
4003_1044 Channel n Delay 1 register (PDB1_CH1DLY1)
32
R/W
0000_0000h
4003_1048 Channel n Delay 2 register (PDB1_CH1DLY2)
32
R/W
0000_0000h
4003_104C Channel n Delay 3 register (PDB1_CH1DLY3)
32
R/W
0000_0000h
4003_1050 Channel n Delay 4 register (PDB1_CH1DLY4)
32
R/W
0000_0000h
4003_1054 Channel n Delay 5 register (PDB1_CH1DLY5)
32
R/W
0000_0000h
4003_1058 Channel n Delay 6 register (PDB1_CH1DLY6)
32
R/W
0000_0000h
4003_105C Channel n Delay 7 register (PDB1_CH1DLY7)
32
R/W
0000_0000h
4003_1060 Channel n Control register 1 (PDB1_CH2C1)
32
R/W
0000_0000h
4003_1064 Channel n Status register (PDB1_CH2S)
32
R/W
0000_0000h
4003_1068 Channel n Delay 0 register (PDB1_CH2DLY0)
32
R/W
0000_0000h
4003_106C Channel n Delay 1 register (PDB1_CH2DLY1)
32
R/W
0000_0000h
4003_1070 Channel n Delay 2 register (PDB1_CH2DLY2)
32
R/W
0000_0000h
4003_1074 Channel n Delay 3 register (PDB1_CH2DLY3)
32
R/W
0000_0000h
4003_1078 Channel n Delay 4 register (PDB1_CH2DLY4)
32
R/W
0000_0000h
4003_107C Channel n Delay 5 register (PDB1_CH2DLY5)
32
R/W
0000_0000h
4003_1080 Channel n Delay 6 register (PDB1_CH2DLY6)
32
R/W
0000_0000h
4003_1084 Channel n Delay 7 register (PDB1_CH2DLY7)
32
R/W
0000_0000h
4003_1088 Channel n Control register 1 (PDB1_CH3C1)
32
R/W
0000_0000h
Table continues on the next page...
Chapter 40 Programmable delay block (PDB)
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
NXP Semiconductors
1095
Содержание MWCT101 S Series
Страница 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Страница 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Страница 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Страница 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Страница 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Страница 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Страница 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Страница 200: ...Initialization application information MWCT101xS Series Reference Manual Rev 3 07 2019 200 NXP Semiconductors...
Страница 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Страница 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Страница 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Страница 508: ...Reset memory map and register descriptions MWCT101xS Series Reference Manual Rev 3 07 2019 508 NXP Semiconductors...
Страница 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Страница 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Страница 696: ...Initialization and application information MWCT101xS Series Reference Manual Rev 3 07 2019 696 NXP Semiconductors...
Страница 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Страница 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Страница 970: ...Memory Map and Register Definition MWCT101xS Series Reference Manual Rev 3 07 2019 970 NXP Semiconductors...
Страница 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Страница 1118: ...Application information MWCT101xS Series Reference Manual Rev 3 07 2019 1118 NXP Semiconductors...
Страница 1294: ...Initialization Procedure MWCT101xS Series Reference Manual Rev 3 07 2019 1294 NXP Semiconductors...
Страница 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Страница 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Страница 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Страница 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Страница 1740: ...Initialization application information MWCT101xS Series Reference Manual Rev 3 07 2019 1740 NXP Semiconductors...
Страница 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...