![NXP Semiconductors MWCT101 S Series Скачать руководство пользователя страница 1298](http://html1.mh-extra.com/html/nxp-semiconductors/mwct101-s-series/mwct101-s-series_reference-manual_17222101298.webp)
• Timers can be configured to be controlled using:
• external triggers (triggers from outside the LPIT module)
• or internal triggers (triggers from other timer channels inside the LPIT module).
• The timer channels can be chained together, to form a larger width timer.
• Depending on the timer modes, the timer channels may reload and count again, or
stop after reaching the programmed count.
The next figure shows the interface of an LPIT module to the other modules on the SoC.
• The CPU interface provides the clock, reset, register read/write bus interface and
handles interrupts from an LPIT.
• The trigger output signals from an LPIT may trigger other modules on the SoC, like
the DMA, ADC, and other modules.
• Similarly, other timer modules may provide trigger inputs to an LPIT module, to
control when an LPIT timer channel starts.
For the exact module interactions, see the SoC Configuration chapter in your device's
hardware Reference Manual (RM).
Interrupt
Bus Clock
IPS Bus
Async Reset
External
(per channel)
Trig Out 0
Pre-Trig Out 0
Trig Out 1
Pre-Trig Out 1
Trig Out 2
Pre-Trig Out 2
Trig Out n-1
Pre-Trig Out n-1
Trigger Inputs
LPIT
Async
Peripheral Clock
System-on-a-Chip (SoC)
Modules
Triggering
CPU
Interface
Figure 42-2. LPIT Interface in SoC
Each timer channel in LPIT can be configured to work in either compare modes or
capture modes.
• In compare mode: the timers decrement when enabled and generate an output pre-
trigger and trigger output. The trigger output is 1 clock cycle delayed of the pre-
trigger pulse. Each timer channel start, reload and restart can be controlled via
control bits. The timer can be configured to always decrement from a programmed
Introduction
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
1298
NXP Semiconductors
Содержание MWCT101 S Series
Страница 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Страница 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Страница 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Страница 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Страница 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Страница 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Страница 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Страница 200: ...Initialization application information MWCT101xS Series Reference Manual Rev 3 07 2019 200 NXP Semiconductors...
Страница 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Страница 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Страница 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Страница 508: ...Reset memory map and register descriptions MWCT101xS Series Reference Manual Rev 3 07 2019 508 NXP Semiconductors...
Страница 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Страница 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Страница 696: ...Initialization and application information MWCT101xS Series Reference Manual Rev 3 07 2019 696 NXP Semiconductors...
Страница 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Страница 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Страница 970: ...Memory Map and Register Definition MWCT101xS Series Reference Manual Rev 3 07 2019 970 NXP Semiconductors...
Страница 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Страница 1118: ...Application information MWCT101xS Series Reference Manual Rev 3 07 2019 1118 NXP Semiconductors...
Страница 1294: ...Initialization Procedure MWCT101xS Series Reference Manual Rev 3 07 2019 1294 NXP Semiconductors...
Страница 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Страница 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Страница 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Страница 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Страница 1740: ...Initialization application information MWCT101xS Series Reference Manual Rev 3 07 2019 1740 NXP Semiconductors...
Страница 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...